Design and Analysis of Si Interconnects for All-Spin Logic

被引:26
|
作者
Chang, Sou-Chi [1 ]
Manipatruni, Sasikanth [2 ]
Nikonov, Dmitri E. [2 ]
Young, Ian A. [2 ]
Naeemi, Azad [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Intel Corp, Components Res, Hillsboro, OR 97124 USA
关键词
All-spin logic (ASL); interconnects; non-equilibrium Green's function (NEGF); spin-transfer-torque; PHOSPHORUS-DOPED SILICON; INJECTION; TRANSPORT; ELECTRONS; ACCUMULATION; RESONANCE; DEVICE;
D O I
10.1109/TMAG.2014.2325536
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An Si spin interconnect for all-spin logic (ASL) is analyzed by a comprehensive physical model, including spin injection, spin transport, and stochastic magnetization dynamics. It is shown that the spin current density and spin polarization of the current can be improved by changing material properties, interface conditions, and structure dimensions. Furthermore, with the help of an electric field, spin information can preserve and propagate between magnets in a highly doped micrometer-scale Si channel. Different from metallic ASL, instead of the short spin relaxation length, the main constraint of an Si spin interconnect is the high bias voltage required to minimize the energy-delay product (EDP). The minimum EDP and corresponding bias voltage can be reduced significantly by downscaling the nanomagnet. This improvement in the magnetic response allows Si to provide a compatible low-power interconnect technology to metallic ASL.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] Design and Analysis of Copper and Aluminum Interconnects for All-Spin Logic
    Chang, Sou-Chi
    Iraei, Rouhollah Mousavi
    Manipatruni, Sasikanth
    Nikonov, Dmitri E.
    Young, Ian A.
    Naeemi, Azad
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (08) : 2905 - 2911
  • [2] Interconnects for All-Spin Logic Using Automotion of Domain Walls
    Chang, Sou-Chi
    Dutta, Sourav
    Manipatruni, Sasikanth
    Nikonov, Dmitri E.
    Young, Ian A.
    Naeemi, Azad
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2015, 1 : 49 - 57
  • [3] Switching characteristics of all-spin logic devices based on graphene interconnects
    Li Cheng
    Cai Li
    Wang Sen
    Liu Bao-Jun
    Cui Huan-Qing
    Wei Bo
    ACTA PHYSICA SINICA, 2017, 66 (20)
  • [4] Impact of Dimensional Scaling and Size Effects on Beyond CMOS All-Spin Logic Interconnects
    Iraei, Rouhollah Mousavi
    Bonhomme, Phillip
    Kani, Nickvash
    Manipatruni, Sasikanth
    Nikonov, Dmitri E.
    Young, Ian A.
    Naeemi, Azad
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 353 - 355
  • [5] Scaling Limits on All-Spin Logic
    Chang, Sou-Chi
    Kani, Nickvash
    Manipatruni, Sasikanth
    Nikonov, Dmitri E.
    Young, Ian A.
    Naeemi, Azad
    IEEE TRANSACTIONS ON MAGNETICS, 2016, 52 (07)
  • [6] Energy efficiency challenges for all-spin logic
    Hassan, Naimul
    Saha, Diptish
    Linseisen, Chandler M.
    Vyas, Vaibhav
    Joslin, Matthew
    Pai, Ashish G.
    Garcia-Sanchez, Felipe
    Friedman, Joseph S.
    MICROELECTRONICS JOURNAL, 2021, 110
  • [7] Performance Optimization of All-Spin Logic Device Based on Silver Interconnects and Asymmetric Tunneling Layer
    Li, Cheng
    Cai, Li
    Wang, Sen
    Yang, Xiaokuo
    Cui, Huanqing
    Wei, Bo
    Dong, Danna
    Li, Chuang
    Liu, Jiahao
    Liu, Baojun
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (07)
  • [8] Improved Circuit Model for All-Spin Logic
    Alawein, Meshal
    Fariborzi, Hossein
    PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, : 135 - 140
  • [9] Material Targets for Scaling All-Spin Logic
    Manipatruni, Sasikanth
    Nikonov, Dmitri E.
    Young, Ian A.
    PHYSICAL REVIEW APPLIED, 2016, 5 (01):
  • [10] Optimized Standard Cells for All-Spin Logic
    Mankalale, Meghna G.
    Sapatnekar, Sachin S.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (02)