Resilient AES Against Side-Channel Attack Using All-Spin Logic

被引:0
|
作者
Alasad, Qutaiba [1 ]
Yuan, Jiann [1 ]
Lin, Jie [1 ]
机构
[1] Univ Cent Florida, Dept Elect & Comp Engn, Orlando, FL 32816 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The new generation of spintronic devices, Hybrid Spintronic-CMOS devices including Magnetic Tunnel Junction (MTJ), have been utilized to overcome Moore's law limitation as well as preserve higher performance with lower cost. However, implementing these devices as a hardware cryptosystem is vulnerable to side channel attacks (SCAs) due to the differential power at the output of the Hybrid Spintronic-CMOS device and asymmetric read/write operations in MTJ. One of the most severe SCAs is the power analysis attack (PAA), in which an attacker can observe the output current of the device and extract the secret key. In this paper, we employ the All Spin Logic Device (ASLD) to implement protected AES cryptography for the first time. More precisely, we realize that in additional to ASLD features, such as small area, non-volatile memory, high density and low operating voltage, this device has another unique feature: identical power dissipation through the switching operations. Such properties can be effectively leveraged to prevent SCA.
引用
收藏
页码:57 / 62
页数:6
相关论文
共 50 条
  • [21] Efficient Implementation of Masked AES on Side-Channel Attack Standard Evaluation Board
    Masoumi, Massoud
    Habibi, Pouya
    Jadidi, Mohammad
    INTERNATIONAL CONFERENCE ON INFORMATION SOCIETY (I-SOCIETY 2015), 2015, : 151 - 156
  • [22] Protecting AES against side-channel analysis using wire-tap codes
    Bringer, Julien
    Chabanne, Herve
    Thanh Ha Le
    JOURNAL OF CRYPTOGRAPHIC ENGINEERING, 2012, 2 (02) : 129 - 141
  • [23] Energy efficiency challenges for all-spin logic
    Hassan, Naimul
    Saha, Diptish
    Linseisen, Chandler M.
    Vyas, Vaibhav
    Joslin, Matthew
    Pai, Ashish G.
    Garcia-Sanchez, Felipe
    Friedman, Joseph S.
    MICROELECTRONICS JOURNAL, 2021, 110
  • [24] Side-Channel Attack against RSA Key Generation Algorithms
    Bauer, Aurelie
    Jaulmes, Eliane
    Lomne, Victor
    Prouff, Emmanuel
    Roche, Thomas
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2014, 2014, 8731 : 223 - 241
  • [25] Tolerance Evaluation Against Deep Learning Side-Channel Attack on AES in Automotive Microcontroller With Uncertain Leakage Model
    Himuro, Masaki
    Kawahara, Naoto
    Amanuma, Yoshiyuki
    Iokibe, Kengo
    Nogami, Yasuyuki
    Toyota, Yoshitaka
    PROCEEDINGS OF THE 2024 IEEE JOINT INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY: EMC JAPAN/ASIAPACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, EMC JAPAN/APEMC OKINAWA 2024, 2024, : 528 - 531
  • [26] Side-channel attack against RSA key generation algorithms
    Bauer, Aurélie
    Jaulmes, Eliane
    Lomné, Victor
    Prouff, Emmanuel
    Roche, Thomas
    Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), 2014, 8731 : 223 - 241
  • [27] Improved Circuit Model for All-Spin Logic
    Alawein, Meshal
    Fariborzi, Hossein
    PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, : 135 - 140
  • [28] Material Targets for Scaling All-Spin Logic
    Manipatruni, Sasikanth
    Nikonov, Dmitri E.
    Young, Ian A.
    PHYSICAL REVIEW APPLIED, 2016, 5 (01):
  • [29] Optimized Standard Cells for All-Spin Logic
    Mankalale, Meghna G.
    Sapatnekar, Sachin S.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (02)
  • [30] All-Spin Logic Device With Inbuilt Nonreciprocity
    Srinivasan, Srikant
    Sarkar, Angik
    Behin-Aein, Behtash
    Datta, Supriyo
    IEEE TRANSACTIONS ON MAGNETICS, 2011, 47 (10) : 4026 - 4032