CACTI-3DD: Architecture-level Modeling for 3D Die-stacked DRAM Main Memory

被引:0
|
作者
Chen, Ke [1 ,2 ]
Li, Sheng [2 ]
Muralimanohar, Naveen [2 ]
Ahn, Jung Ho [3 ]
Brockman, Jay B. [1 ]
Jouppi, Norman P. [2 ]
机构
[1] Univ Notre Dame, Notre Dame, IN 46556 USA
[2] Hewlett Packard Labs, Palo Alto, CA USA
[3] Seoul Natl Univ, Seoul, South Korea
关键词
3D architecture; DRAM; TSV; Main memory; Modeling;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Emerging 3D die-stacked DRAM technology is one of the most promising solutions for future memory architectures to satisfy the ever-increasing demands on performance, power, and cost. This paper introduces CACTI-3DD, the first architecture-level integrated power, area, and timing modeling framework for 3D die-stacked off-chip DRAM main memory. CACTI-3DD includes TSV models, improves models for 2D off-chip DRAM main memory over current versions of CACTI, and includes 3D integration models that enable the analysis of a full spectrum of 3D DRAM designs from coarse-grained rank-level 3D stacking to bank-level 3D stacking. CACTI-3DD enables an in-depth study of architecture-level tradeoffs of power, area, and timing for 3D die-stacked DRAM designs. We demonstrate the utility of CACTI-3DD in analyzing design trade-offs of emerging 3D die-stacked DRAM main memories. We find that a coarse-grained 3D DRAM design that stacks canonical DRAM dies can only achieve marginal benefits in power, area, and timing compared to the original 2D design. To fully leverage the huge internal bandwidth of TSVs, DRAM dies must be re-architected, and system implications must be considered when building 3D DRAMs with redesigned 2D planar DRAM dies. Our results show that the 3D DRAM with re-architected DRAM dies achieves significant improvements in power and timing compared to the coarse-grained 3D die-stacked DRAM.
引用
收藏
页码:33 / 38
页数:6
相关论文
共 50 条
  • [41] A Multi-core Memory Organization for 3-D DRAM as Main Memory
    Sherman, Jared
    Kavi, Krishna
    Potter, Brandon
    Ignatowski, Mike
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2013, 2013, 7767 : 62 - 73
  • [42] 3D Architecture Exploration on Thermal Effect of DRAM Refresh
    Cheng, Wei-Kai
    Wang, Ruey-Yeu
    Li, Xin-Lun
    2016 11TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT-IAAC 2016), 2016, : 285 - 288
  • [43] Architecture of 3D Memory Cell Array on 3D IC
    Lee, Sang-Yun
    Park, Junil
    2012 4TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2012,
  • [44] Asymmetric DRAM Synthesis for Heterogeneous Chip Multiprocessors in 3D-Stacked Architecture
    Jun, Minje
    Kim, Myoung-Jin
    Chung, Eui-Young
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 73 - 80
  • [45] Guidelines for structural and material-system design of a highly reliable 3D die-stacked module with copper through-vias
    Tanaka, N
    Yamaji, Y
    Sato, T
    Takahashi, K
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 597 - +
  • [46] Packet Processing Architecture Using Last-Level-Cache Slices and Interleaved 3D-Stacked DRAM
    Korikawa, Tomohiro
    Kawabata, Akio
    He, Fujun
    Oki, Eiji
    IEEE ACCESS, 2020, 8 : 59290 - 59304
  • [47] A 3D packaging technology for 4 Gbit stacked DRAM with 3 Gbps data transfer
    Kawano, M.
    Uchiyama, S.
    Egawa, Y.
    Takahashi, N.
    Kurita, Y.
    Soejima, K.
    Komuro, M.
    Matsui, S.
    Shibata, K.
    Yamada, J.
    Ishino, M.
    Ikeda, H.
    Saeki, Y.
    Kato, O.
    Kikuchi, H.
    Mitsuhashi, T.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 326 - +
  • [48] Bringing 3D COTS DRAM Memory Cubes to Space
    Agnesina, Anthony
    Yamaguchi, James
    Krutzik, Christian
    Carson, John
    Yang-Scharlotta, Jean
    Lim, Sung Kyu
    2019 IEEE AEROSPACE CONFERENCE, 2019,
  • [49] A 3D package design with cavity substrate and stacked die
    Xie, Huiqin
    Li, Jun
    Song, Jian
    Hou, Fengze
    Guo, Xueping
    Wang, Shuling
    Yu Daquan
    Cao Liqiang
    Wan, Lixi
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 64 - 67
  • [50] Decapsulation of 3D Multi-Die Stacked Package
    Kor, H. B.
    Liu, Q.
    Siah, Y. W.
    Gan, C. L.
    PROCEEDINGS OF THE 22ND INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2015), 2015, : 465 - 468