CACTI-3DD: Architecture-level Modeling for 3D Die-stacked DRAM Main Memory

被引:0
|
作者
Chen, Ke [1 ,2 ]
Li, Sheng [2 ]
Muralimanohar, Naveen [2 ]
Ahn, Jung Ho [3 ]
Brockman, Jay B. [1 ]
Jouppi, Norman P. [2 ]
机构
[1] Univ Notre Dame, Notre Dame, IN 46556 USA
[2] Hewlett Packard Labs, Palo Alto, CA USA
[3] Seoul Natl Univ, Seoul, South Korea
关键词
3D architecture; DRAM; TSV; Main memory; Modeling;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Emerging 3D die-stacked DRAM technology is one of the most promising solutions for future memory architectures to satisfy the ever-increasing demands on performance, power, and cost. This paper introduces CACTI-3DD, the first architecture-level integrated power, area, and timing modeling framework for 3D die-stacked off-chip DRAM main memory. CACTI-3DD includes TSV models, improves models for 2D off-chip DRAM main memory over current versions of CACTI, and includes 3D integration models that enable the analysis of a full spectrum of 3D DRAM designs from coarse-grained rank-level 3D stacking to bank-level 3D stacking. CACTI-3DD enables an in-depth study of architecture-level tradeoffs of power, area, and timing for 3D die-stacked DRAM designs. We demonstrate the utility of CACTI-3DD in analyzing design trade-offs of emerging 3D die-stacked DRAM main memories. We find that a coarse-grained 3D DRAM design that stacks canonical DRAM dies can only achieve marginal benefits in power, area, and timing compared to the original 2D design. To fully leverage the huge internal bandwidth of TSVs, DRAM dies must be re-architected, and system implications must be considered when building 3D DRAMs with redesigned 2D planar DRAM dies. Our results show that the 3D DRAM with re-architected DRAM dies achieves significant improvements in power and timing compared to the coarse-grained 3D die-stacked DRAM.
引用
收藏
页码:33 / 38
页数:6
相关论文
共 50 条
  • [31] A 3D packaging technology for high-density stacked DRAM
    Kawano, Masaya
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 62 - 63
  • [32] Thermal qualification of 3D stacked die structures
    Rencz, Marta
    2006 International Baltic Electronics Conference, Proceedings, 2006, : 23 - 30
  • [33] Parana: A Parallel Neural Architecture Considering Thermal Problem of 3D Stacked Memory
    Yin, Shouyi
    Tang, Shibin
    Lin, Xinhan
    Ouyang, Peng
    Tu, Fengbin
    Liu, Leibo
    Zhao, Jishen
    Xu, Cong
    Li, Shuangcheng
    Xie, Yuan
    Wei, ShaoJun
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2019, 30 (01) : 146 - 160
  • [34] Thermal qualification of 3D stacked die packages
    Rencz, M
    Farkas, G
    Székely, V
    Poppe, A
    Courtois, B
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 30 - 35
  • [35] Exploiting Parallelism for CNN Applications on 3D Stacked Processing-In-Memory Architecture
    Wang, Yi
    Chen, Weixuan
    Yang, Jing
    Li, Tao
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2019, 30 (03) : 589 - 600
  • [36] A 3D Stacked High Performance Scalable Architecture for 3D Fourier Transform
    Voicu, George R.
    Enachescu, Marius
    Cotofana, Sorin D.
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 498 - 499
  • [37] Electrical Modeling of 3D Stacked TSV
    Zhang, Zhi-Min
    Lin, Shin-Chun
    Pan, Chung-Long
    Huang, Yu-Jung
    2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 254 - 257
  • [38] Impact of Die Partitioning on Reliability and Yield of 3D DRAM
    Kim, Woongrae
    Kim, Dae-Hyun
    Hong, Hee Il
    Milor, Linda
    Lim, Sung Kyu
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 389 - 391
  • [39] Modeling and simulation of 3D structures for gigabit DRAM
    Kwon, O
    Yoon, S
    Ban, Y
    Won, T
    2000 INTERNATIONAL CONFERENCE ON MODELING AND SIMULATION OF MICROSYSTEMS, TECHNICAL PROCEEDINGS, 2000, : 688 - 691
  • [40] Die attach film performance in 3D QFN stacked die
    Jalar, A.
    Rosle, M.F.
    Hamid, M.A.A.
    WSEAS Transactions on Applied and Theoretical Mechanics, 2008, 3 (03): : 104 - 113