A rescheduling and fast pipeline VLSI architecture for lifting-based discrete wavelet transform

被引:0
|
作者
Wu, BF [1 ]
Lin, CF [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect & Control Engn, Hsinchu 30050, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a fast pipeline VLSI architecture for ID lifting-based discrete wavelet transform (DWT). This design method merges the filtering steps called the predictor and updater into one single step. Based on this modified algorithm, we explore the data dependency of the input and output signals, and thus make the pipeline design more efficiently for hardware implementation under the same processor elements proposed in previous works. Moreover, the inverse DWT case also adopts the same architecture as the forward DWT. Finally, the area and the working frequency of the proposed architecture in 0.35um technology are 2.511 x 2.510 mm(2), and 150 MHz, respectively.
引用
收藏
页码:732 / 735
页数:4
相关论文
共 50 条
  • [1] An Efficient VLSI Architecture for Lifting-Based Discrete Wavelet Transform
    Zhang, Wei
    Jiang, Zhe
    Gao, Zhiyu
    Liu, Yanyan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 158 - 162
  • [2] An efficient VLSI architecture for lifting-based discrete wavelet transform
    Chao, Wang
    Wu Zhilin
    Peng, Cao
    Jie, Li
    2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1575 - 1578
  • [3] A VLSI architecture for lifting-based wavelet transform
    Andra, K
    Chakrabarti, C
    Acharya, T
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 70 - 79
  • [4] Efficient VLSI architecture for lifting-based discrete wavelet packet transform
    Wang, Chao
    Gan, Woon Seng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 422 - 426
  • [5] A new VLSI architecture for lifting-based wavelet transform
    Fan, Wenbing
    Qin, Ruilin
    Cao, Xiaoguang
    2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 1103 - +
  • [6] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 383 - 388
  • [7] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (04) : 1080 - 1089
  • [8] VLSI architectures for lifting-based discrete wavelet packet transform
    Wang, Chao
    Gan, Woon-Seng
    Shi, Xiaomeng
    Yeo, Kiat-Seng
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 188 - +
  • [9] A note on "flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform"
    Xiong, CY
    Tian, JW
    Liu, H
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2006, 54 (05) : 1910 - 1916
  • [10] A VLSI architecture for lifting-based wavelet transform with power efficient
    Xiong, CY
    Zheng, S
    Tian, JW
    Liu, J
    THIRD INTERNATIONAL SYMPOSIUM ON MULTISPECTRAL IMAGE PROCESSING AND PATTERN RECOGNITION, PTS 1 AND 2, 2003, 5286 : 294 - 298