SPICE-compatible physical model of nanocrystal floating gate devices for circuit simulation

被引:0
|
作者
Schinke, D. [1 ]
Priyadarshi, S. [1 ]
Pitts, W. Shepherd [1 ]
Di Spigna, N. [1 ]
Franzon, P. [1 ]
机构
[1] N Carolina State Univ, Dept Elect & Comp Engn, ECE, NCSU, Raleigh, NC 27695 USA
基金
美国国家科学基金会;
关键词
WORK-FUNCTION METAL; MEMORY DEVICES; FLASH MEMORIES; ELECTRON; CONDUCTION; RETENTION; CURRENTS; DESIGN; SIZE;
D O I
10.1049/iet-cds.2010.0410
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The majority of nanocrystal floating gate research has been done at the device level. Circuit-level research is still in its early stages because of the lack of a physical device model appropriate for circuit simulations. In this study, a comprehensive and accurate SPICE-compatible physical equation-based model of nanocrystal floating gate devices is developed based on uniform direct tunnelling and Fowler-Nordheim tunnelling. The main contribution is a Verilog-A module that captures the physical behaviours of programming and erasing the device. A predictive NMOS model is then used for modelling the conduction channel to determine the behavioural I-V characteristics. The proposed model uses only explicit formulae resulting in fast computation appropriate for circuit simulation and can be used in any SPICE simulator supporting Verilog-A. It interacts dynamically with the rest of the circuit and includes charge leakage which enables power consumption analysis. The simulation results of the proposed model fit well to experimental results of various fabricated devices. Additionally, it is verified in HSPICE, demonstrating a significant speedup and good agreement with a numerical device simulator. This study is important in bridging the gap between device-and circuit-level research.
引用
收藏
页码:477 / 483
页数:7
相关论文
共 50 条
  • [1] SPICE-compatible modelling technique for simulating floating-gate transistors
    Rapp, S. J.
    McMillan, K. R.
    Graham, D. W.
    [J]. ELECTRONICS LETTERS, 2011, 47 (08) : 483 - 485
  • [2] An accurate SPICE-compatible circuit model for power FLYMOSFETs
    Galadi, A.
    Morancho, F.
    Benhida, K.
    Hassani, M. M.
    [J]. EUROPEAN PHYSICAL JOURNAL-APPLIED PHYSICS, 2007, 39 (03): : 219 - 226
  • [4] SPICE-compatible full-wave equivalent circuit model for interconnect structures
    See, KY
    Chua, EK
    [J]. PROCEEDINGS OF 5TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2003, : 168 - 170
  • [5] A SPICE-Compatible full-wave equivalent circuit model for printed circuit structure analysis
    Chua, Eng-Kee
    Li, Er-Ping
    See, Kye-Yak
    Yin, Wenyan
    [J]. EMC ZURICH-MUNICH 2007, SYMPOSIUM DIGEST, 2007, : 241 - +
  • [6] A SPICE-compatible model for nanoscale MOSFET capacitor simulation under the inversion condition
    Tang, TW
    Li, YM
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2002, 1 (04) : 243 - 246
  • [7] A SPICE-compatible mobility function for excimer laser annealed LTPS TFT analog circuit simulation
    Li, Y.
    Wang, C. -S.
    [J]. SCIENTIFIC COMPUTING IN ELECTRICAL ENGINEERING, 2006, 9 : 351 - +
  • [8] SPICE-Compatible High Frequency Physical Modeling Approach for an Inductor
    Taki, J.
    Bensetti, M.
    Sadarnac, D.
    [J]. 2015 9TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND ECCE ASIA (ICPE-ECCE ASIA), 2015, : 176 - 181
  • [9] A SPICE-Compatible Equivalent-Circuit Model of Schottky Type p-GaN Gate Power HEMTs with Dynamic Threshold Voltage
    Xu, Han
    Wei, Jin
    Xie, Ruiliang
    Zheng, Zheyang
    Chen, Kevin J.
    [J]. PROCEEDINGS OF THE 2020 32ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD 2020), 2020, : 325 - 328
  • [10] An Efficient SPICE-Compatible Cavity Resonant Model for Microstrip Lines
    Lu, Jian-Min
    Li, Yu-Shan
    Zhang, Mu-Shui
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (04): : 574 - 585