SPICE-compatible physical model of nanocrystal floating gate devices for circuit simulation

被引:0
|
作者
Schinke, D. [1 ]
Priyadarshi, S. [1 ]
Pitts, W. Shepherd [1 ]
Di Spigna, N. [1 ]
Franzon, P. [1 ]
机构
[1] N Carolina State Univ, Dept Elect & Comp Engn, ECE, NCSU, Raleigh, NC 27695 USA
基金
美国国家科学基金会;
关键词
WORK-FUNCTION METAL; MEMORY DEVICES; FLASH MEMORIES; ELECTRON; CONDUCTION; RETENTION; CURRENTS; DESIGN; SIZE;
D O I
10.1049/iet-cds.2010.0410
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The majority of nanocrystal floating gate research has been done at the device level. Circuit-level research is still in its early stages because of the lack of a physical device model appropriate for circuit simulations. In this study, a comprehensive and accurate SPICE-compatible physical equation-based model of nanocrystal floating gate devices is developed based on uniform direct tunnelling and Fowler-Nordheim tunnelling. The main contribution is a Verilog-A module that captures the physical behaviours of programming and erasing the device. A predictive NMOS model is then used for modelling the conduction channel to determine the behavioural I-V characteristics. The proposed model uses only explicit formulae resulting in fast computation appropriate for circuit simulation and can be used in any SPICE simulator supporting Verilog-A. It interacts dynamically with the rest of the circuit and includes charge leakage which enables power consumption analysis. The simulation results of the proposed model fit well to experimental results of various fabricated devices. Additionally, it is verified in HSPICE, demonstrating a significant speedup and good agreement with a numerical device simulator. This study is important in bridging the gap between device-and circuit-level research.
引用
收藏
页码:477 / 483
页数:7
相关论文
共 50 条
  • [31] A wideband scalable and SPICE-Compatible model for on-chip interconnects up to 110 GHz
    Kang, Kai
    Nan, Lan
    Rustagi, Subhash Chander
    Mouthaan, Koen
    Shi, Jinglin
    Kumar, Rakesh
    Yin, Wen-Yan
    Li, Le-Wei
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2008, 56 (04) : 942 - 951
  • [32] Analytical SPICE-Compatible Model of Schottky-Barrier-Type GNRFETs With Performance Analysis
    Gholipour, Morteza
    Chen, Ying-Yu
    Sangai, Amit
    Masoumi, Nasser
    Chen, Deming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 650 - 663
  • [33] Highly Accurate SPICE-Compatible Modeling for Single- and Double-Gate GNRFETs with Studies on Technology Scaling
    Gholipour, Morteza
    Chen, Ying-Yu
    Sangai, Amit
    Chen, Deming
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [34] SPICE-Compatible Equivalent Circuit Models for Accurate Time-Domain Simulations of Passive Photonic Integrated Circuits
    Ye, Yinghao
    Ullrick, Thijs
    Bogaerts, Wim
    Dhaene, Tom
    Spina, Domenico
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2022, 40 (24) : 7856 - 7868
  • [35] Physics-Based SPICE-Compatible Compact Model for Simulating Hybrid MTJ/CMOS Circuits
    Panagopoulos, Georgios D.
    Augustine, Charles
    Roy, Kaushik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (09) : 2808 - 2814
  • [36] Time-domain approach for synthesising SPICE-compatible models of power delivery networks of printed circuit board
    Wang, C. -C.
    Kuo, C. -W
    ELECTRONICS LETTERS, 2007, 43 (22) : 1184 - 1186
  • [37] A Dual-Gate Graphene FET Model for Circuit Simulation-SPICE Implementation
    Umoh, Ime J.
    Kazmierski, Tom J.
    Al-Hashimi, Bashir M.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2013, 12 (03) : 427 - 435
  • [38] A SPICE-compatible Model for Intel®'s 45nm High-K MOSFET
    Avila, A.
    Espejo, D.
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 762 - 765
  • [39] A new floating-gate MOSFET model for analog circuit simulation and design
    Zhang, Chaoping
    Hasan, S. M. Rezaul
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (01) : 1 - 11
  • [40] A new floating-gate MOSFET model for analog circuit simulation and design
    Chaoping Zhang
    S. M. Rezaul Hasan
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 1 - 11