Simultaneous partitioning and frequency assignment for on-chip bus architectures.

被引:6
|
作者
Srinivasan, S [1 ]
Li, L [1 ]
Vijaykrishnan, N [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
来源
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS | 2005年
关键词
D O I
10.1109/DATE.2005.269
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we provide a methodology to perform both bus partitioning and bus frequency assignment to each of the bus segment simultaneously while optimizing both power consumption and performance of the system. We use a genetic algorithm and design an appropriate cost function which optimizes the solution on the basis of its power consumption and performance. The evaluation of our approach using a set of multiprocessor applications show that an average reduction of the energy consumption by 60% over a single shared bus architecture. Our results also show that it is beneficial to simultaneously assign bus frequencies and performing bus partitioning instead of performing them sequentially.
引用
收藏
页码:218 / 223
页数:6
相关论文
共 50 条
  • [41] On-Chip Bus Design for HDTV SoC Decoder
    Yi Zhiqiang
    Li Yun
    2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [42] On-Chip Bus Signaling Using Passive Compensation
    Zhang, Yulei
    Zhang, Ling
    Deutsch, Alina
    Katopis, George A.
    Dreps, Daniel M.
    Buckwalter, James F.
    Kuh, Ernest S.
    Cheng, Chung-Kuan
    2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 29 - +
  • [43] Joint equalization and coding for on-chip bus communication
    Sridhara, Srinivasa R.
    Balamurugan, Ganesh
    Shanbhag, Naresh R.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (03) : 314 - 318
  • [44] Asynchronous reorder buffer for asynchronous on-chip bus
    Jung, EG
    Har, DS
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (12) : 2391 - 2394
  • [45] Joint equalization and coding for on-chip bus communication
    Sridhara, SR
    Shanbhag, NR
    Balamurugan, G
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 642 - 647
  • [46] On-chip bus modeling for power and performance estimation
    Lee, Je-Hoon
    Cho, Young-Shin
    Kim, Seok-Man
    Cho, Kyoung-Rok
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION - PROCEEDINGS, 2007, 4599 : 200 - +
  • [47] Is more redundancy better for on-chip bus encoding
    Yu, Hsun-Chieh
    Lin, Rung-Bin
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2209 - +
  • [48] ON-CHIP BUS TO SPEED TESTING PC BOARDS
    METH, C
    GOSCH, J
    ELECTRONIC DESIGN, 1988, 36 (21) : 38 - &
  • [49] Application Development Flow for On-Chip Distributed Architectures
    Latif, Khalid
    Niazi, Moazzam
    Tenhunen, Hannu
    Seceleanu, Tiberiu
    Sezer, Sakir
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 163 - +
  • [50] A Bus Data Compression Method on a Phase-Based On-Chip Bus
    Lee, Jaesung
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (02) : 117 - 126