Performance aware on-chip communication synthesis and optimization for shared multi-bus based architecture

被引:0
|
作者
Pandey, S [1 ]
Glesner, M [1 ]
Mühlhäuser, M [1 ]
机构
[1] Tech Univ Darmstadt, Inst Microelect Syst, D-64283 Darmstadt, Germany
关键词
on-chip communication architecture synthesis; optimization; algorithms;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a method of on-chip communication topology synthesis and optimization for a shared multi-bus based architecture. An assumption for the synthesis is that the system has already been partitioned and mapped onto the appropriate components of a SoC so that size of data to be transferred at each time by an on-chip module is fixed. We model the communication behavior of each module as a set of communication lifetime intervals (CLTIs), which are optimized in terms of number of overlaps among them, size of bus width and the minimum number of buses, using ILP (integer linear programming) formulation. We synthesize the communication topology and further optimize the architecture based on the intermodule communication statistics, which are obtained from the system level profiling of an application. The result of applying this approach to the Talking Assistant used in ubiquitous computing application demonstrates the utility of our techniques to synthesize the communication architecture for a complex system.
引用
收藏
页码:230 / 235
页数:6
相关论文
共 50 条
  • [31] An on-chip communication mechanism design in the embedded heterogeneous multi-core architecture
    Yan, Like
    Shi, Qingsong
    Chen, Tianzhou
    Chen, Guobing
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL, VOLS 1 AND 2, 2008, : 1842 - 1845
  • [32] Statistical on-chip communication bus synthesis and voltage scaling under timing yield constraint
    Pandey, Sujan
    Glesner, Manfred
    [J]. 43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 663 - +
  • [33] Energy efficient MPSoC on-chip communication bus synthesis using voltage scaling technique
    Pandey, Sujan
    Glesner, Manfred
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1735 - +
  • [34] On-Chip Communication Architecture Exploration for Processor-Pool-based MPSoC
    Joo, Young-Pyo
    Kim, Sungchan
    Ha, Soonhoi
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 466 - 471
  • [35] A shared-bus control mechanism and a cache coherence protocol for a high-performance on-chip multiprocessor
    Takahashi, M
    Takano, H
    Kaneko, E
    Suzuki, S
    [J]. SECOND INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 1996, : 314 - 322
  • [36] Design of high performance on-chip bus based on multiple-valued logic
    Wu, Hai-Xia
    Xia, Qian-Bin
    Sheng, Meng
    Xie, Qun-Fang
    Zhong, Shun-An
    Chen, Yue-Yang
    [J]. Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2012, 32 (10): : 1061 - 1064
  • [37] An architecture for high-performance scalable shared-memory multiprocessors exploiting on-chip integration
    Acacio, ME
    González, J
    García, JM
    Duato, J
    [J]. IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2004, 15 (08) : 755 - 768
  • [38] Delay Optimization of Center Network Cache and Performance Simulation of On-chip Network Communication
    Zhu, Huan
    Le, Zhiqiang
    [J]. PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON AUTOMATION, MECHANICAL CONTROL AND COMPUTATIONAL ENGINEERING, 2015, 124 : 876 - 881
  • [39] Interconnect Area, Delay and Area-Delay Optimization for Multi-level Signaling On-Chip Bus
    Ching, Mai Y.
    Boon, Ang T.
    Yeong, Chin K.
    Rokhani, Fakhrul Z.
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1143 - 1146
  • [40] Design and Optimization of High-Performance On-Chip Fractal Inductors for Wireless Communication Systems
    Pudari, Chiranjeevi
    Nistala, Bheemarao
    Tumma, Sunil Kumar
    [J]. 2024 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS, AND CONTROL ENGINEERING, ICECC 2024, 2024, : 83 - 86