Energy efficient MPSoC on-chip communication bus synthesis using voltage scaling technique

被引:0
|
作者
Pandey, Sujan [1 ]
Glesner, Manfred [1 ]
机构
[1] Tech Univ Darmstadt, Inst Microelect Syst, Karlstr 15, D-64283 Darmstadt, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an energy efficient on-chip communication synthesis for a shared bus based architecture. An assumption for the synthesis is that a system has already been partitioned and mapped onto the appropriate modules of a SoC so that size of data to be transferred at each time by an on-chip module is fixed. The problem of communication synthesis is modeled in NLP (nonlinear programming), which finds an ener R efficient minimum number of bus(es) and an optimal size of bus width by simultaneously performing resource selection, scheduling, binding and voltage scaling of an on-chip bus. The supply voltage is scaled to reduce the total energy consumption of a bus by exploiting the slack of each on-chip module. The experimental results conducted on real-life examples, demonstrate the synthesis of an energy efficient communication bus with total energy saving up to 44.6% by scaling its supply voltage.
引用
收藏
页码:1735 / +
页数:2
相关论文
共 50 条
  • [1] Energy conscious simultaneous voltage scaling and on-chip communication bus synthesis
    Pandey, Sujan
    Murgan, Tudor
    Glesner, Manfred
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 296 - +
  • [2] Statistical on-chip communication bus synthesis and voltage scaling under timing yield constraint
    Pandey, Sujan
    Glesner, Manfred
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 663 - +
  • [3] Simultaneous on-chip bus synthesis and voltage scaling under random on-chip data traffic
    Pandey, Sujan
    Glesner, Manfred
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (10) : 1111 - 1124
  • [4] A power efficient on-chip bus design with dynamic voltage and frequency scaling scheme
    Ho, Ying-Chieh
    Chen, Ya-Ting
    Su, Chauchin
    International Journal of Electrical Engineering, 2010, 17 (03): : 207 - 215
  • [5] <bold>ENERGY EFFICIENT STATISTICAL ON-CHIP COMMUNICATION BUS SYNTHESIS FOR A RECONFIGURABLE ARCHITECTURE</bold>
    Pandey, Sujan
    Glesner, Manfred
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 169 - 174
  • [6] Co-synthesis of custom on-chip bus and memory for MPSoC architectures
    Pandey, Sujan
    Genz, Christian
    Drechsler, Rolf
    VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 304 - +
  • [7] Analyzing on-chip communication in a MPSoC environment
    Loghi, M
    Angiolini, F
    Bertozzi, D
    Benini, L
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 752 - 757
  • [8] Optimization of Delay and Energy in On-Chip Buses using Bus Encoding Technique
    Singha, Souvik
    Mahanti, G.K.
    1600, American Scientific Publishers (01): : 7 - 12
  • [9] Delay and energy efficient design of an on-chip bus with repeaters using a new spatial and temporal encoding technique
    Microelectronics Center, Harbin Institute of Technology, Harbin 150001, China
    Pan Tao Ti Hsueh Pao, 2008, 4 (724-732):
  • [10] Packetized on-chip interconnect communication analysis for MPSoC
    Ye, TT
    Benini, L
    De Micheli, G
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 344 - 349