Energy efficient MPSoC on-chip communication bus synthesis using voltage scaling technique

被引:0
|
作者
Pandey, Sujan [1 ]
Glesner, Manfred [1 ]
机构
[1] Tech Univ Darmstadt, Inst Microelect Syst, Karlstr 15, D-64283 Darmstadt, Germany
来源
2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS | 2006年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an energy efficient on-chip communication synthesis for a shared bus based architecture. An assumption for the synthesis is that a system has already been partitioned and mapped onto the appropriate modules of a SoC so that size of data to be transferred at each time by an on-chip module is fixed. The problem of communication synthesis is modeled in NLP (nonlinear programming), which finds an ener R efficient minimum number of bus(es) and an optimal size of bus width by simultaneously performing resource selection, scheduling, binding and voltage scaling of an on-chip bus. The supply voltage is scaled to reduce the total energy consumption of a bus by exploiting the slack of each on-chip module. The experimental results conducted on real-life examples, demonstrate the synthesis of an energy efficient communication bus with total energy saving up to 44.6% by scaling its supply voltage.
引用
收藏
页码:1735 / +
页数:2
相关论文
共 50 条
  • [31] Optimizing bus energy consumption of on-chip multiprocessors using frequent values
    Liu, C
    Sivasubramaniam, A
    Kandemir, M
    12TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2004, : 340 - 347
  • [32] Optimizing bus energy consumption of on-chip multiprocessors using frequent values
    Liu, C
    Sivasubramaniam, A
    Kandemir, M
    JOURNAL OF SYSTEMS ARCHITECTURE, 2006, 52 (02) : 129 - 142
  • [33] Efficient On-chip Communication for Neuromorphic Systems
    Kumar, Shobhit
    Das, Shirshendu
    Jamadar, Manaal Mukhtar
    Kaur, Jaspinder
    2021 IEEE SMARTWORLD, UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING & COMMUNICATIONS, INTERNET OF PEOPLE, AND SMART CITY INNOVATIONS (SMARTWORLD/SCALCOM/UIC/ATC/IOP/SCI 2021), 2021, : 234 - 239
  • [34] DESIGN OF ENERGY EFFICIENT SEMI-SERIAL ON-CHIP COMMUNICATION LINK
    Priyadharsini, R. Ranga
    Paramasivam, K.
    PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [35] On-chip current flattening circuit with dynamic voltage scaling
    Vahedi, Haleh
    Muresan, Radu
    Gregori, Stefano
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4277 - +
  • [36] Efficient exploration of on-chip bus architectures and memory allocation
    Kim, S
    Im, C
    Ha, SH
    INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 248 - 253
  • [37] Fault model for on-chip communication and joint equalization and special spacing rules for on-chip bus design
    Li, Lei
    Hu, Jianhao
    MICROELECTRONICS RELIABILITY, 2012, 52 (06) : 1241 - 1246
  • [38] An energy efficient and low overhead fault mitigation technique for internet of thing edge devices reliable on-chip communication
    Ibrahim, Muhammad
    Baloch, Naveed Khan
    Anjum, Sheraz
    Bin Zikria, Yousaf
    Kim, Sung Won
    SOFTWARE-PRACTICE & EXPERIENCE, 2021, 51 (12): : 2393 - 2410
  • [39] Robust Subthreshold CMOS Digital Circuit Design with On-Chip Adaptive Supply Voltage Scaling Technique
    Osaki, Yuji
    Hirose, Tetsuya
    Matsumoto, Kei
    Kuroki, Nobutaka
    Numa, Masahiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (01): : 80 - 88
  • [40] On-Chip Bus Signaling Using Passive Compensation
    Zhang, Yulei
    Zhang, Ling
    Deutsch, Alina
    Katopis, George A.
    Dreps, Daniel M.
    Buckwalter, James F.
    Kuh, Ernest S.
    Cheng, Chung-Kuan
    2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 29 - +