共 50 条
- [42] Radiation Hardening by Design of a Novel Double-Node-Upset-Tolerant Latch Combined with Layout Technique 2018 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2018), 2018, : 49 - 54
- [43] Construction of latch design with complete double node upset tolerant capability using C-element 2018 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2018,
- [45] IDLD: Interlocked Dual-Circle Latch Design with Low Cost and Triple-Node-Upset-Recovery for Aerospace Applications PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 19 - 24
- [47] A Double Node Upset tolerant SR latch using C-element 2022 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN, IEEE ICCE-TW 2022, 2022, : 101 - 102
- [48] A Novel Low Power Consumption Soft Error-tolerant Latch Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2017, 39 (10): : 2520 - 2525
- [49] Complete Double Node Upset Tolerant Latch Using C-Element IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2020, E103D (10): : 2125 - 2132