A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design

被引:4
|
作者
Lu, Yingchun [1 ]
Hu, Guangzhen [1 ]
Wang, Jianan [2 ]
Wang, Hao [1 ]
Yao, Liang [1 ]
Liang, Huaguo [1 ]
Yi, Maoxiang [1 ]
Huang, Zhengfeng [1 ]
机构
[1] Hefei Univ Technol, Sch Microelect, Hefei 230601, Peoples R China
[2] China Elect Technol Grp Corp, Res Inst 24, Chongqing 401332, Peoples R China
基金
中国国家自然科学基金;
关键词
Latch; Triple node upsets; Radiation hardening; Block; Low power consumption; HARDENED LATCH; HIGH-PERFORMANCE; CHARGE;
D O I
10.1007/s10836-022-05989-x
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the feature size of integrated circuit decreases, semiconductor devices become more susceptible to Single-Event-Upset (SEU) effect. This paper proposes a radiation hardened latch for Triple-Node-Upset (TNU) tolerance, which can block any triple node upset. Compared with previous radiation hardened TNU Tolerant (TNUT) latches, the proposed Low power-consumption TNUT (LTNUT) latch has the lowest power consumption. When compared with TNU Hardened Latch (TNUHL), TNUT Latch, TNU Completely Tolerant latch (TNUCT), Single-event Multiple-Node Upset Tolerant latch (SMNUT), TNU self-Recoverable Latch (TNURL), Low Cost and TNU-self-Recoverable Latch (LCTNURL) and Quadruple Dual Interlocked Storage Cell (Quadruple-DICE), the proposed LTNUT latch achieves reduction in power consumption by 30.77%, 17.11%, 40%, 20.25%, 20.25%, 27.59% and 64%, respectively. The proposed LTNUT latch achieves reduction in delay by 94.98%, 98.33%, 54.19%, 70.63% and 66.59% when compared with TNUHL, TNUT Latch, SMNUT, TNURL, LCTNURL, respectively, and introduces rise in delay by 3.38% and 5.52%, respectively, when compared with TNUCT and Quadruple-DICE. The proposed LTNUT latch has the lowest power consumption and second smallest delay. The proposed latch is not severely sensitive to temperature and voltage variations.
引用
收藏
页码:63 / 76
页数:14
相关论文
共 50 条
  • [41] A double-node-upset completely tolerant CMOS latch design with extremely low cost for high-performance applications
    Yan, Aibin
    Qian, Kuikui
    Song, Tai
    Huang, Zhengfeng
    Ni, Tianming
    Chen, Yu
    Wen, Xiaoqing
    INTEGRATION-THE VLSI JOURNAL, 2022, 86 : 22 - 29
  • [42] Radiation Hardening by Design of a Novel Double-Node-Upset-Tolerant Latch Combined with Layout Technique
    Yan, Aibin
    Chen, Zhile
    Huang, Zhengfeng
    Fang, Xiangsheng
    Yi, Maoxiang
    Guo, Jing
    2018 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2018), 2018, : 49 - 54
  • [43] Construction of latch design with complete double node upset tolerant capability using C-element
    Yamamoto, Yuta
    Namba, Kazuteru
    2018 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2018,
  • [44] High robust and cost effective double node upset tolerant latch design for nanoscale CMOS technology
    Li, Hongchen
    Xiao, Liyi
    Li, Jie
    Qi, Chunhua
    MICROELECTRONICS RELIABILITY, 2019, 93 : 89 - 97
  • [45] IDLD: Interlocked Dual-Circle Latch Design with Low Cost and Triple-Node-Upset-Recovery for Aerospace Applications
    Yan, Aibin
    Dong, Chen
    Guo, Xing
    Song, Jie
    Cui, Jie
    Ni, Tianming
    Girard, Patrick
    Wen, Xiaoqing
    PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 19 - 24
  • [46] HTNURL: Design of a High-Performance Low-Cost Triple-Node Upset Self-Recoverable Latch
    Xu, Hui
    Peng, Zehua
    Liang, Huaguo
    Huang, Zhengfeng
    Sun, Cong
    Zhou, Le
    ELECTRONICS, 2021, 10 (20)
  • [47] A Double Node Upset tolerant SR latch using C-element
    Takahashi, Shogo
    Namba, Kazuteru
    2022 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN, IEEE ICCE-TW 2022, 2022, : 101 - 102
  • [48] A Novel Low Power Consumption Soft Error-tolerant Latch
    Zhang Z.
    Zhou Y.
    Liu J.
    Cheng X.
    Xie G.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2017, 39 (10): : 2520 - 2525
  • [49] Complete Double Node Upset Tolerant Latch Using C-Element
    Yamamoto, Yuta
    Namba, Kazuteru
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2020, E103D (10): : 2125 - 2132
  • [50] A Soft-Error-Immune Quadruple-Node-Upset Tolerant Latch
    Huang, Zhengfeng
    Duan, Lanxi
    Zhang, Yan
    Ni, Tianming
    Yan, Aibin
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2023, 59 (03) : 2621 - 2632