A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design

被引:4
|
作者
Lu, Yingchun [1 ]
Hu, Guangzhen [1 ]
Wang, Jianan [2 ]
Wang, Hao [1 ]
Yao, Liang [1 ]
Liang, Huaguo [1 ]
Yi, Maoxiang [1 ]
Huang, Zhengfeng [1 ]
机构
[1] Hefei Univ Technol, Sch Microelect, Hefei 230601, Peoples R China
[2] China Elect Technol Grp Corp, Res Inst 24, Chongqing 401332, Peoples R China
基金
中国国家自然科学基金;
关键词
Latch; Triple node upsets; Radiation hardening; Block; Low power consumption; HARDENED LATCH; HIGH-PERFORMANCE; CHARGE;
D O I
10.1007/s10836-022-05989-x
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the feature size of integrated circuit decreases, semiconductor devices become more susceptible to Single-Event-Upset (SEU) effect. This paper proposes a radiation hardened latch for Triple-Node-Upset (TNU) tolerance, which can block any triple node upset. Compared with previous radiation hardened TNU Tolerant (TNUT) latches, the proposed Low power-consumption TNUT (LTNUT) latch has the lowest power consumption. When compared with TNU Hardened Latch (TNUHL), TNUT Latch, TNU Completely Tolerant latch (TNUCT), Single-event Multiple-Node Upset Tolerant latch (SMNUT), TNU self-Recoverable Latch (TNURL), Low Cost and TNU-self-Recoverable Latch (LCTNURL) and Quadruple Dual Interlocked Storage Cell (Quadruple-DICE), the proposed LTNUT latch achieves reduction in power consumption by 30.77%, 17.11%, 40%, 20.25%, 20.25%, 27.59% and 64%, respectively. The proposed LTNUT latch achieves reduction in delay by 94.98%, 98.33%, 54.19%, 70.63% and 66.59% when compared with TNUHL, TNUT Latch, SMNUT, TNURL, LCTNURL, respectively, and introduces rise in delay by 3.38% and 5.52%, respectively, when compared with TNUCT and Quadruple-DICE. The proposed LTNUT latch has the lowest power consumption and second smallest delay. The proposed latch is not severely sensitive to temperature and voltage variations.
引用
收藏
页码:63 / 76
页数:14
相关论文
共 50 条
  • [31] Single Event Induced Double Node Upset Tolerant Latch
    Namba, Kazuteru
    Sakata, Masatoshi
    Ito, Hideo
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 280 - 288
  • [32] Low Power Latch Design for Single Event Upset Tolerance
    Liang, Huaguo
    Li, Xin
    Wang, Zhi
    Huang, Zhengfeng
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2017, 29 (08): : 1549 - 1556
  • [33] Triple-node-upset self-recoverable latch design for aerospace applications
    Bai, Yuxin
    Chen, Xin
    Yang, Ying
    Zhou, Xinjie
    Zhang, Ying
    MICROELECTRONICS RELIABILITY, 2024, 154
  • [34] Design of a Highly Robust Triple-Node-Upset Self-Recoverable Latch
    Xu, Hui
    Sun, Cong
    Zhou, Le
    Liang, Huaguo
    Huang, Zhengfeng
    IEEE ACCESS, 2021, 9 : 113622 - 113630
  • [35] A Low-Cost and Triple-Node-Upset Self-Recoverable Latch Design With Low Soft Error Rate
    Hao, Licai
    Tian, Lang
    Wang, Hao
    Zhao, Shiyu
    Zhao, Qiang
    Peng, Chunyu
    Dai, Chenghu
    Lin, Zhitin
    Wu, Xiulong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025,
  • [36] Soft Error Tolerant Latch Designs with Low Power Consumption
    Tajima, Saki
    Togawa, Nozomu
    Yanagisawa, Masao
    Shi, Youhua
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 52 - 55
  • [37] A Double-Node-Upset Self-Recoverable Latch Design for High Performance and Low Power Application
    Yan, Aibin
    Yang, Kang
    Huang, Zhengfeng
    Zhang, Jiliang
    Cui, Jie
    Fang, Xiangsheng
    Yi, Maoxiang
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (02) : 287 - 291
  • [38] Low-cost single event double-upset tolerant latch design
    Jiang, Jianwei
    Xu, Yiran
    Ren, Jiangchuan
    Zhu, Wenyi
    Lin, Dianpeng
    Xiao, Jun
    Kong, Weiran
    Zou, Shichang
    ELECTRONICS LETTERS, 2018, 54 (09) : 554 - 555
  • [39] A Single Event Upset Resilient Latch Design with Single Node Upset Immunity
    Xixi Dai
    Haibin Wang
    Jiamin Chu
    Zhi Liu
    Li Cai
    Kang Yan
    Journal of Electronic Testing, 2019, 35 : 909 - 916
  • [40] A Single Event Upset Resilient Latch Design with Single Node Upset Immunity
    Dai, Xixi
    Wang, Haibin
    Chu, Jiamin
    Liu, Zhi
    Cai, Li
    Yan, Kang
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (06): : 909 - 916