A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design

被引:4
|
作者
Lu, Yingchun [1 ]
Hu, Guangzhen [1 ]
Wang, Jianan [2 ]
Wang, Hao [1 ]
Yao, Liang [1 ]
Liang, Huaguo [1 ]
Yi, Maoxiang [1 ]
Huang, Zhengfeng [1 ]
机构
[1] Hefei Univ Technol, Sch Microelect, Hefei 230601, Peoples R China
[2] China Elect Technol Grp Corp, Res Inst 24, Chongqing 401332, Peoples R China
基金
中国国家自然科学基金;
关键词
Latch; Triple node upsets; Radiation hardening; Block; Low power consumption; HARDENED LATCH; HIGH-PERFORMANCE; CHARGE;
D O I
10.1007/s10836-022-05989-x
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the feature size of integrated circuit decreases, semiconductor devices become more susceptible to Single-Event-Upset (SEU) effect. This paper proposes a radiation hardened latch for Triple-Node-Upset (TNU) tolerance, which can block any triple node upset. Compared with previous radiation hardened TNU Tolerant (TNUT) latches, the proposed Low power-consumption TNUT (LTNUT) latch has the lowest power consumption. When compared with TNU Hardened Latch (TNUHL), TNUT Latch, TNU Completely Tolerant latch (TNUCT), Single-event Multiple-Node Upset Tolerant latch (SMNUT), TNU self-Recoverable Latch (TNURL), Low Cost and TNU-self-Recoverable Latch (LCTNURL) and Quadruple Dual Interlocked Storage Cell (Quadruple-DICE), the proposed LTNUT latch achieves reduction in power consumption by 30.77%, 17.11%, 40%, 20.25%, 20.25%, 27.59% and 64%, respectively. The proposed LTNUT latch achieves reduction in delay by 94.98%, 98.33%, 54.19%, 70.63% and 66.59% when compared with TNUHL, TNUT Latch, SMNUT, TNURL, LCTNURL, respectively, and introduces rise in delay by 3.38% and 5.52%, respectively, when compared with TNUCT and Quadruple-DICE. The proposed LTNUT latch has the lowest power consumption and second smallest delay. The proposed latch is not severely sensitive to temperature and voltage variations.
引用
收藏
页码:63 / 76
页数:14
相关论文
共 50 条
  • [21] Design of Multiple Node Upset Tolerant Latch in 32 nm CMOS Technology
    Huang Z.
    Cao D.
    Cui J.
    Lu Y.
    Ouyang Y.
    Qi H.
    Xu Q.
    Liang H.
    Ni T.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2021, 33 (03): : 346 - 355
  • [22] Design of self-recovering low-cost multiple-node-upset-tolerant latch
    Li, Hongchen
    Zhao, Xiaofeng
    Li, Jie
    INTEGRATION-THE VLSI JOURNAL, 2025, 101
  • [23] A Highly Robust Double Node Upset Tolerant Latch
    Watkins, Adam
    Tragouodas, Spyros
    2016 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2016, : 15 - 20
  • [24] Design of novel low cost triple-node-upset self-recoverable hardened latch
    Xu, Hui
    Zhu, Shuo
    Ma, Ruijun
    Huang, Zhengfeng
    Liang, Huaguo
    Sun, Haojie
    Liu, Chaoming
    INTEGRATION-THE VLSI JOURNAL, 2024, 97
  • [25] Radiation-hardened latch design with triple-node-upset recoverability
    Paparsenos, Evangelos
    Tsiatouhas, Yiorgos
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 187
  • [26] A single event upset tolerant latch design
    Wang, Haibin
    Dai, Xixi
    Wang, Yangsheng
    Nofal, Issam
    Cai, Li
    Shen, Zicai
    Sun, Wanxiu
    Bi, Jinshun
    Li, Bo
    Guo, Gang
    Chen, Li
    Baeg, Sang
    MICROELECTRONICS RELIABILITY, 2018, 88-90 : 909 - 913
  • [27] Novel Low Cost, Double-and-Triple-Node-Upset-Tolerant Latch Designs for Nano-scale CMOS
    Yan, Aibin
    Lai, Chaoping
    Zhang, Yinlei
    Cui, Jie
    Huang, Zhengfeng
    Song, Jie
    Guo, Jing
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (01) : 520 - 533
  • [28] Design of Single Node Upset Resilient Latch for Low Power, Low Cost and Highly Robust Applications
    Samal, Anwesh Kumar
    Kumar, Sandeep
    Mukherjee, Atin
    2023 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA, 2023,
  • [29] A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch
    Cui, Xiaole
    Zhang, Qixue
    Cui, Xiaoxin
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (01) : 50 - 58
  • [30] Low Power and High Reliable Triple Modular Redundancy Latch for Single and Multi-node Upset Mitigation
    Kumar, S. Satheesh
    Kumaravel, S.
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2019, 10 (07) : 433 - 443