Effect of impact pulse parameters on consistency of board level drop test and dynamic responses

被引:0
|
作者
Luan, JE [1 ]
Tee, TY [1 ]
机构
[1] STMicroelect, Singapore 319521, Singapore
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Board level solder joint reliability performance during drop test is a critical concern to semiconductor and electronic product manufacturers. JEDEC standard for board level drop test of handheld electronic products addresses requirements from test board design, material, construction and assembly of test board, component location, tester setup, and reporting format in details. However, the effects of peak acceleration, duration, and shape of impact pulse are not emphasized there, which should be key variables that affect the solder joint reliability during drop impact. In this paper, effect of impact pulse is investigated by both theoretical analysis and numerical modeling. The input acceleration (Input-G) method established is a convenient tool to verify the conclusions made from theoretical analysis. The results show that not only the peak acceleration and pulse duration, but also the pulse shape and area under impact pulse significantly affect the solder joint performance during drop test. The variations of peak acceleration, pulse duration, and pulse shape usually induce significant scattering of drop test results due to different testers, or operators although the impact pulses are all within JEDEC test specification. Therefore, the specification of impact pulse should be tightened. For this sake, electronic product manufacturers should have some strategy to minimize such effects for component qualification or selection. The stress levels under different test conditions are also examined. Numerical modeling makes it possible to convert the drop test result from one test condition to another test conditions without performing additional drop tests, and thus saving time and cost. Acceleration factors for different test conditions can be obtained based on good correlation of drop impact life between experiment and modeling.
引用
收藏
页码:665 / 673
页数:9
相关论文
共 50 条
  • [31] Effect of Damping and Air Cushion on Dynamic Responses of PCB under Product Level Free Drop Impact
    Park, Seungbae
    Yu, Da
    Al-Yafawi, Abdullah
    Kwak, Jae
    Lee, John
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1256 - +
  • [32] Board level drop test analysis based on modal test and simulation
    Liu, Fang
    Meng, Guang
    Zhao, Mei
    Zhao, Junfeng
    JOURNAL OF ELECTRONIC PACKAGING, 2008, 130 (02) : 0210071 - 0210076
  • [33] Effect of solder composition and substrate surface finish on board level drop test reliability
    Jiang, Don-Son
    Hung, Joe
    Wang, Yu-Po
    Hsiao, C. S.
    ADVANCES IN ELECTRONIC PACKAGING 2005, PTS A-C, 2005, : 1109 - 1113
  • [34] Dynamic responses of PCB under product-level free drop impact
    Yu, Da
    Kwak, Jae B.
    Park, Seungbae
    Lee, John
    MICROELECTRONICS RELIABILITY, 2010, 50 (07) : 1028 - 1038
  • [35] Board level drop impact - Fundamental and parametric analysis
    Wong, EH
    Mai, YW
    Seah, SKW
    JOURNAL OF ELECTRONIC PACKAGING, 2005, 127 (04) : 496 - 502
  • [36] Empirical correlation between package-level ball impact test and board-level drop reliability
    Yeh, Chang-Lin
    Lai, Yi-Shao
    Chang, Hsiao-Chuan
    Chen, Tsan-Hsien
    MICROELECTRONICS RELIABILITY, 2007, 47 (07) : 1127 - 1134
  • [37] Insights into correlation between board-level drop reliability and package-level ball impact test
    Yeh, Chang-Lin
    Lai, Yi-Shao
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 455 - +
  • [38] Understanding the Impact of PCB Changes in the latest Published JEDEC Board Level Drop Test Method
    Thukral, V.
    Zaal, J. J. M.
    Roucou, R.
    Jalink, J.
    Rongen, R. T. H.
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 756 - 763
  • [39] Board Level Drop Test Modeling for System-in-Packages
    Amagai, Masazumi
    Yamada, Eiichi
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 700 - 703
  • [40] Board level drop test and simulation of CSP for handheld application
    Jiang, Don-Son
    Tzeng, Yuan Lin
    Wang, Yu-Po
    Hsiao, C. S.
    ICEPT: 2006 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING TECHNOLOGY, PROCEEDINGS, 2006, : 679 - +