Effect of impact pulse parameters on consistency of board level drop test and dynamic responses

被引:0
|
作者
Luan, JE [1 ]
Tee, TY [1 ]
机构
[1] STMicroelect, Singapore 319521, Singapore
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Board level solder joint reliability performance during drop test is a critical concern to semiconductor and electronic product manufacturers. JEDEC standard for board level drop test of handheld electronic products addresses requirements from test board design, material, construction and assembly of test board, component location, tester setup, and reporting format in details. However, the effects of peak acceleration, duration, and shape of impact pulse are not emphasized there, which should be key variables that affect the solder joint reliability during drop impact. In this paper, effect of impact pulse is investigated by both theoretical analysis and numerical modeling. The input acceleration (Input-G) method established is a convenient tool to verify the conclusions made from theoretical analysis. The results show that not only the peak acceleration and pulse duration, but also the pulse shape and area under impact pulse significantly affect the solder joint performance during drop test. The variations of peak acceleration, pulse duration, and pulse shape usually induce significant scattering of drop test results due to different testers, or operators although the impact pulses are all within JEDEC test specification. Therefore, the specification of impact pulse should be tightened. For this sake, electronic product manufacturers should have some strategy to minimize such effects for component qualification or selection. The stress levels under different test conditions are also examined. Numerical modeling makes it possible to convert the drop test result from one test condition to another test conditions without performing additional drop tests, and thus saving time and cost. Acceleration factors for different test conditions can be obtained based on good correlation of drop impact life between experiment and modeling.
引用
收藏
页码:665 / 673
页数:9
相关论文
共 50 条
  • [41] Modeling Techniques for Board Level Drop Test for a Wafer-Level Package
    Dhiman, Harpreet S.
    Fan, Xuejun
    Zhou, Tiao
    2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 994 - +
  • [42] Insights into correlation between board-level drop reliability and package-level ball impact test characteristics
    Yeh, Chang-Lin
    Lai, Yi-Shao
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2007, 30 (01): : 84 - 91
  • [43] Analysis of Stress Buffer Effect of Polyimide for Board Level Drop Test by a Finite Element Analysis
    Anzai, Nobuhiro
    Fujita, Mitsuru
    Sakamaki, Kazutoshi
    Kariya, Yoshiharu
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 120 - 123
  • [44] Modeling Solder Joint Reliability of VFBGA Packages under Board Level Drop Test Based on Dynamic Constitutive Relation with Thermal Effect
    Niu, Xiaoyan
    Chen, Tong
    Li, Zhigang
    Shu, Xuefeng
    2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 289 - 293
  • [45] Analytical solutions for interconnect stress in board level drop impact
    Wong, E. H.
    Mai, Y-W
    Seah, S. K. W.
    Lim, K. M.
    Lim, T. B.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1808 - 1815
  • [46] Analytical solutions for interconnect stress in board level drop impact
    Wong, E. H.
    Mai, Yiu-Wing
    Seah, Simon K. W.
    Lim, Kian-Meng
    Lim, Thiam Beng
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (04): : 654 - 664
  • [47] Board Level Drop Test Simulation Using Explicit and Implicit Solvers
    Ma, Yiyi
    Goh, Kim-Yong
    Zhang, Xueren
    2014 IEEE 16TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2014, : 405 - 410
  • [48] Mechanical modeling and analysis of board level drop test of electronic package
    Zhao, Junfeng
    Garner, Luke J.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 436 - +
  • [49] Simulation Model to Predict Failure Cycles in Board Level Drop Test
    Wang, Wei
    Robbins, Daniel
    Glancey, Christopher
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1886 - 1891
  • [50] JEDEC Board Drop Test Simulation for Wafer Level Packages (WLPs)
    Dhiman, Harpreet S.
    Fan, Xuejun
    Zhou, Tiao
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 556 - +