Modeling and Analysis of On-Chip Power Noise Induced by an On-Chip Linear Voltage Regulator Module With a High-Speed Output Buffer

被引:5
|
作者
Kim, Heegon [1 ]
Cho, Jonghyun [1 ]
Yoon, Changwook [2 ]
Achkir, Brice [3 ]
Drewniak, James [1 ]
Fan, Jun [1 ]
机构
[1] Missouri Univ Sci & Technol, EMC Lab, Rolla, MO 65409 USA
[2] Intel Corp, San Jose, CA 95125 USA
[3] Cisco Syst Inc, San Jose, CA 95134 USA
基金
美国国家科学基金会;
关键词
System-on-chip; Transistors; Analytical models; Mathematical model; Load modeling; Integrated circuit modeling; Regulators; High-speed output buffer; on-chip linear voltage regulator module (VRM); on-chip low-dropout (LDO) regulator; on-chip power distribution network (PDN); on-chip power noise; NETWORK;
D O I
10.1109/TEMC.2019.2921008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, analytical models of on-chip power noise induced by an on-chip linear voltage regulator module (VRM) circuit with a high-speed output buffer are proposed. Based on the piecewise linear approximated mosfet I-V curve model, closed-form equations for the on-chip power noise induced by an on-chip low-dropout regulator are derived. The accuracy of the proposed analytical model is validated by SPICE simulation with a 110-nm CMOS technology library. Based on the proposed analytical models, the impacts of VRM design parameters on VRM output noise induced by load current and external noises are analyzed. Because self-impedance at the VRM output and external noise transfer functions share a common resonant frequency, the on-chip power noise is minimized by avoiding the resonant frequency from peak frequencies of noise source spectrums. The larger on-chip decoupling capacitance at load reduces, the overall on-chip VRM output noise. While the larger pass transistor size reduces the on-chip VRM output noise induced by the reference voltage fluctuation, it increases the noise generated by off-chip power fluctuation. The reference voltage node needs to be carefully designed, as opposed to an off-chip power distribution network, due to its dominant impact on the on-chip VRM output noise. The analysis results based on the proposed model provide an in-depth understanding of and useful design guidance for on-chip power noise induced by the on-chip linear VRM with a high-speed output buffer.
引用
收藏
页码:880 / 893
页数:14
相关论文
共 50 条
  • [41] A high-speed capacitive humidity sensor with on-chip thermal reset
    Kang, US
    Wise, KD
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (04) : 702 - 710
  • [42] High-speed completion detection for current sensing on-chip interconnects
    Nigussie, E.
    Plosila, J.
    Isoaho, J.
    ELECTRONICS LETTERS, 2009, 45 (11) : 547 - +
  • [43] REGISTERED BIPOLAR PROMS TARGET ON-CHIP DIAGNOSTICS AT HIGH-SPEED
    LEONARD, M
    ELECTRONIC PRODUCTS MAGAZINE, 1986, 28 (16): : 24 - +
  • [44] Design guideline for resistive termination of on-chip high-speed interconnects
    Tsuchiya, A
    Hashimoto, M
    Onodera, H
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 613 - 616
  • [45] Performance limitation of on-chip global interconnects for high-speed signaling
    Tsuchiya, A
    Hashimoto, M
    Onodera, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (04) : 885 - 891
  • [46] Analysis of On-chip Antennas for High-speed Signal Transmission in Silicon Integrated Circuits
    Kimoto, K.
    Sasaki, N.
    Kubota, S.
    Moriyama, W.
    Kikkawa, T.
    2008 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-9, 2008, : 3774 - 3777
  • [47] Modeling and characterization of on-chip inductance for high speed VLSI design
    Arora, ND
    Song, L
    NSTI NANOTECH 2004, VOL 2, TECHNICAL PROCEEDINGS, 2004, : 80 - 85
  • [48] A novel on-chip high to low voltage power conversion circuit
    王辉
    王松林
    来新泉
    叶强
    牟在鑫
    李先锐
    郭宝龙
    Journal of Semiconductors, 2009, 30 (03) : 122 - 126
  • [49] A novel on-chip high to low voltage power conversion circuit
    Wang Hui
    Wang Songlin
    Lai Xinquan
    Ye Qiang
    Mou Zaixin
    Li Xianrui
    Guo Baolong
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (03)
  • [50] A simple methodology for on-chip transmission line modeling and optimization for high-speed clock distribution
    Ichihashi, Masahiro
    Kanaya, Haruichi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2019, 58 (SB)