Modeling and Analysis of On-Chip Power Noise Induced by an On-Chip Linear Voltage Regulator Module With a High-Speed Output Buffer

被引:5
|
作者
Kim, Heegon [1 ]
Cho, Jonghyun [1 ]
Yoon, Changwook [2 ]
Achkir, Brice [3 ]
Drewniak, James [1 ]
Fan, Jun [1 ]
机构
[1] Missouri Univ Sci & Technol, EMC Lab, Rolla, MO 65409 USA
[2] Intel Corp, San Jose, CA 95125 USA
[3] Cisco Syst Inc, San Jose, CA 95134 USA
基金
美国国家科学基金会;
关键词
System-on-chip; Transistors; Analytical models; Mathematical model; Load modeling; Integrated circuit modeling; Regulators; High-speed output buffer; on-chip linear voltage regulator module (VRM); on-chip low-dropout (LDO) regulator; on-chip power distribution network (PDN); on-chip power noise; NETWORK;
D O I
10.1109/TEMC.2019.2921008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, analytical models of on-chip power noise induced by an on-chip linear voltage regulator module (VRM) circuit with a high-speed output buffer are proposed. Based on the piecewise linear approximated mosfet I-V curve model, closed-form equations for the on-chip power noise induced by an on-chip low-dropout regulator are derived. The accuracy of the proposed analytical model is validated by SPICE simulation with a 110-nm CMOS technology library. Based on the proposed analytical models, the impacts of VRM design parameters on VRM output noise induced by load current and external noises are analyzed. Because self-impedance at the VRM output and external noise transfer functions share a common resonant frequency, the on-chip power noise is minimized by avoiding the resonant frequency from peak frequencies of noise source spectrums. The larger on-chip decoupling capacitance at load reduces, the overall on-chip VRM output noise. While the larger pass transistor size reduces the on-chip VRM output noise induced by the reference voltage fluctuation, it increases the noise generated by off-chip power fluctuation. The reference voltage node needs to be carefully designed, as opposed to an off-chip power distribution network, due to its dominant impact on the on-chip VRM output noise. The analysis results based on the proposed model provide an in-depth understanding of and useful design guidance for on-chip power noise induced by the on-chip linear VRM with a high-speed output buffer.
引用
收藏
页码:880 / 893
页数:14
相关论文
共 50 条
  • [31] On-chip ΔI noise in the power distribution networks of high speed cmos integrated circuits
    Tang, KT
    Friedman, EG
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 53 - 57
  • [32] A Feedback Controlled MEMS Nanopositioner for On-Chip High-Speed AFM
    Mohammadi, Ali
    Fowler, Anthony G.
    Yong, Yuen K.
    Moheimani, S. O. Reza
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2014, 23 (03) : 610 - 619
  • [33] Programmable Logic Core Enhancements for High-Speed On-Chip Interfaces
    Quinton, Bradley R.
    Wilton, Steven J. E.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (09) : 1334 - 1339
  • [34] Design of an On-Chip Linear-Assisted DC-DC Voltage Regulator
    Cosp-Vilella, Jordi
    Martinez-Garcia, Herminio
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 353 - 356
  • [35] Performance limitation of on-chip global interconnects for high-speed signaling
    Tsuchiya, A
    Gotoh, Y
    Hashimoto, M
    Onodera, H
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 489 - 492
  • [36] Behavioral Model for High-Speed SAR ADCs With On-Chip References
    Dominguez-Matas, Carlos
    Gines, Antonio
    Otin, Aranzazu
    Gutierrez, Valentin
    Leger, Gildas
    Peralias, Eduardo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 1918 - 1930
  • [37] On-chip graphene optoelectronic devices for high-speed modulation and photodetection
    Shiue, Ren-Jye
    Gan, Xuetao
    Englund, Dirk
    PHOTONIC AND PHONONIC PROPERTIES OF ENGINEERED NANOSTRUCTURES IV, 2014, 8994
  • [38] High-Speed and On-Chip Optical Switch Based on a Graphene Microheater
    Nakamura, Shoma
    Sekiya, Kota
    Matano, Shinichiro
    Shimura, Yui
    Nakade, Yuuki
    Nakagawa, Kenta
    Monnai, Yasuaki
    Maki, Hideyuki
    ACS NANO, 2022, 16 (02) : 2690 - 2698
  • [39] Exploiting the on-chip inductance in high-speed clock distribution networks
    Ismail, YI
    Friedman, EG
    Neves, JL
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (06) : 963 - 973
  • [40] Novel on-chip circuit for jitter testing in high-speed PLLs
    Cazeaux, JM
    Omaña, M
    Metra, C
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2005, 54 (05) : 1779 - 1788