A 12 Bit 500 MS/s Sub-2 Radix SAR ADC for a Time-Interleaved 8 GS/s ADC in 28 nm CMOS

被引:0
|
作者
Buballa, Frowin [1 ]
Linnhoff, Sebastian [1 ]
Reinhold, Michael [2 ]
Gerfers, Friedel [1 ]
机构
[1] Tech Univ Berlin, Chair Mixed Signal Circuit Design, Berlin, Germany
[2] Eesy Ic GmbH, Erlangen, Germany
关键词
D O I
10.1109/ISCAS51556.2021.9401273
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a subsampling wideband 500 MS/s 12 Bit successive-approximation-register (SAR) analog-to-digital converter (ADC) with sub-2 radix split-capacitor array (SCA). The presented ADC is designed as a sub-ADC for a sample-and-hold-less (SAH-less) 8 GS/s time-interleaved (TI) ADC. In addition to the required 16 ADC channels, two additional SAR lanes enable pseudorandom binary sequence (PRBS)-driven channel scrambling. A 1.81 radix is used to achieve 12 Bit settling accuracy withing 70 ps. Extra scaling capacitors in the SCA enable SAR reference voltage levels near the supply rails, significantly reducing the SCA switch sizes. The necessity of a comparator latch reset phase is eliminated at the cost of higher comparator power consumption by the adoption of a loop-unrolled comparator improving the SAR loop timing. Top-plate charge kickback into the input buffer, a challenge that occurs within TI ADCs, is largely eliminated by implementing an additional reset phase within the SAR algorithm and the use of a boosted input T-switch. SCA and time-interleaved channel mismatch effects are addressed by calibrating each sub-ADC to an extra reference-ADC. The industry grade ADC design, achieves a spurious free dynamic range (SFDR) of 72 dB and signal to noise and distortion ratio (SNDR) of 54 dB across the entire 4GHz frequency range. Designed in a 28nm CMOS process, each sub-ADC consumes 33mW from 1.8V and 1V. The input buffer frontend uses supply voltages of 2.5V and -1.3V. The overall power consumption of the overall TI ADC is 3W.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] An 8-bit 500-MS/s asynchronous single-channel SAR ADC in 65 nm CMOS
    Zhang, Liang
    Li, Dengquan
    Zhu, Zhangming
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 83 (01) : 103 - 109
  • [42] An 8-bit 500-MS/s asynchronous single-channel SAR ADC in 65 nm CMOS
    Liang Zhang
    Dengquan Li
    Zhangming Zhu
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2015, 83 : 103 - 109
  • [43] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    贺文伟
    孟桥
    张翼
    唐凯
    Journal of Semiconductors, 2014, (08) : 144 - 148
  • [44] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    贺文伟
    孟桥
    张翼
    唐凯
    Journal of Semiconductors, 2014, 35 (08) : 144 - 148
  • [45] A 2-GS/s 8-Bit ADC Featuring Virtual-Ground Sampling Interleaved Architecture in 28-nm CMOS
    Wang, X. Shawn
    Jin, Xin
    Du, Jieqiong
    Li, Yilei
    Du, Yuan
    Wong, Chien-Heng
    Kuan, Yen-Cheng
    Chan, Chi-Hang
    Chang, Mau-Chung Frank
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1534 - 1538
  • [46] A CMOS 15-bit 125-MS/s time-interleaved ADC with digital background calibration
    Lee, Zwei-Mei
    Wang, Cheng-Yeh
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (10) : 2149 - 2160
  • [47] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    He Wenwei
    Meng Qiao
    Zhang Yi
    Tang Kai
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (08)
  • [48] A 14-BIT 1.2GS/S TIME-INTERLEAVED PIPELINE ADC WITH CALIBRATION
    Pu, Jie
    Huang, Xingfa
    Xu, Mingyuan
    Shen, Xiaofeng
    Chen, Xi
    Li, Liang
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1066 - 1068
  • [49] A 12-bit 104 MS/s SAR ADC in 28 nm CMOS for Digitally-Assisted Wireless Transmitters
    Tseng, Wei-Hsin
    Lee, Wei-Liang
    Huang, Chang-Yang
    Chiu, Pao-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (10) : 2222 - 2231
  • [50] A 1 GS/s 12-Bit Pipelined/SAR Hybrid ADC in 40 nm CMOS Technology
    Li, Jianwen
    Guo, Xuan
    Luan, Jian
    Wu, Danyu
    Zhou, Lei
    Wu, Nanxun
    Huang, Yinkun
    Jia, Hanbo
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (02)