A 12 Bit 500 MS/s Sub-2 Radix SAR ADC for a Time-Interleaved 8 GS/s ADC in 28 nm CMOS

被引:0
|
作者
Buballa, Frowin [1 ]
Linnhoff, Sebastian [1 ]
Reinhold, Michael [2 ]
Gerfers, Friedel [1 ]
机构
[1] Tech Univ Berlin, Chair Mixed Signal Circuit Design, Berlin, Germany
[2] Eesy Ic GmbH, Erlangen, Germany
关键词
D O I
10.1109/ISCAS51556.2021.9401273
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a subsampling wideband 500 MS/s 12 Bit successive-approximation-register (SAR) analog-to-digital converter (ADC) with sub-2 radix split-capacitor array (SCA). The presented ADC is designed as a sub-ADC for a sample-and-hold-less (SAH-less) 8 GS/s time-interleaved (TI) ADC. In addition to the required 16 ADC channels, two additional SAR lanes enable pseudorandom binary sequence (PRBS)-driven channel scrambling. A 1.81 radix is used to achieve 12 Bit settling accuracy withing 70 ps. Extra scaling capacitors in the SCA enable SAR reference voltage levels near the supply rails, significantly reducing the SCA switch sizes. The necessity of a comparator latch reset phase is eliminated at the cost of higher comparator power consumption by the adoption of a loop-unrolled comparator improving the SAR loop timing. Top-plate charge kickback into the input buffer, a challenge that occurs within TI ADCs, is largely eliminated by implementing an additional reset phase within the SAR algorithm and the use of a boosted input T-switch. SCA and time-interleaved channel mismatch effects are addressed by calibrating each sub-ADC to an extra reference-ADC. The industry grade ADC design, achieves a spurious free dynamic range (SFDR) of 72 dB and signal to noise and distortion ratio (SNDR) of 54 dB across the entire 4GHz frequency range. Designed in a 28nm CMOS process, each sub-ADC consumes 33mW from 1.8V and 1V. The input buffer frontend uses supply voltages of 2.5V and -1.3V. The overall power consumption of the overall TI ADC is 3W.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC with Digital Background Calibration
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 159 - +
  • [32] A 10-bit, 1.8-GS/s time-interleaved pipeline ADC
    Hakkairainen, V.
    Rantala, A.
    Aho, M.
    Riikonen, J.
    Gomes-Martin, D.
    Aberg, M.
    Halonen, K.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 673 - +
  • [33] A 4.1-mW 3.5-GS/s 6-Bit Time-Interleaved ADC in 40-nm CMOS
    Spagnolo, Annachiara
    Verbruggen, Bob
    Wambacq, Piet
    D'Amico, Stefano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (07) : 466 - 470
  • [34] A 23-mW 24-GS/s 6-bit Voltage-Time Hybrid Time-Interleaved ADC in 28-nm CMOS
    Xu, Benwei
    Zhou, Yuan
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 1091 - 1100
  • [35] A 6.4-GS/s 10-b Time-Interleaved SAR ADC with Time-Skew Immune Sampling Network in 28-nm CMOS
    Ding, Ning
    Mu, Yusong
    Guo, Yuping
    Chen, Teng
    Chang, Yuchun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (16)
  • [36] A 2-GS/s 8-bit Time-Interleaved SAR ADC for Millimeter-Wave Pulsed Radar Baseband SoC
    Miki, Takuji
    Ozeki, Toshiaki
    Naka, Jun-ichi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (10) : 2712 - 2720
  • [37] A 1.5GS/s 6bit 2bit/Step Asynchronous Time Interleaved SAR ADC in 65nm CMOS
    Wang, Zhaorui
    Chen, Yong
    Qian, He
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 121 - 125
  • [38] A 6 bit 2 GS/s Flash-Assisted Time-Interleaved (FATI) SAR ADC with Background Offset Calibration
    Sung, Ba-Ro-Saim
    Lee, Chang-Kyo
    Kim, Wan
    Kim, Jong-In
    Hong, Hyeok-Ki
    Oh, Ghil-Geun
    Lee, Choong-Hoon
    Choi, Michael
    Park, Ho-Jin
    Ryu, Seung-Tak
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 281 - 284
  • [39] A Clock-Free 200MS/s 10-bit Time-Interleaved SAR ADC
    Kuo, Chien-Hung
    Luo, Zih-Jyun
    PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 133 - 136
  • [40] A 2.4 GS/s 10-Bit Time-Interleaved SAR ADC with a Bypass Window and Opportunistic Offset Calibration
    Fan, Qingjun
    Chen, Jinghong
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 301 - 304