A 12 Bit 500 MS/s Sub-2 Radix SAR ADC for a Time-Interleaved 8 GS/s ADC in 28 nm CMOS

被引:0
|
作者
Buballa, Frowin [1 ]
Linnhoff, Sebastian [1 ]
Reinhold, Michael [2 ]
Gerfers, Friedel [1 ]
机构
[1] Tech Univ Berlin, Chair Mixed Signal Circuit Design, Berlin, Germany
[2] Eesy Ic GmbH, Erlangen, Germany
关键词
D O I
10.1109/ISCAS51556.2021.9401273
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a subsampling wideband 500 MS/s 12 Bit successive-approximation-register (SAR) analog-to-digital converter (ADC) with sub-2 radix split-capacitor array (SCA). The presented ADC is designed as a sub-ADC for a sample-and-hold-less (SAH-less) 8 GS/s time-interleaved (TI) ADC. In addition to the required 16 ADC channels, two additional SAR lanes enable pseudorandom binary sequence (PRBS)-driven channel scrambling. A 1.81 radix is used to achieve 12 Bit settling accuracy withing 70 ps. Extra scaling capacitors in the SCA enable SAR reference voltage levels near the supply rails, significantly reducing the SCA switch sizes. The necessity of a comparator latch reset phase is eliminated at the cost of higher comparator power consumption by the adoption of a loop-unrolled comparator improving the SAR loop timing. Top-plate charge kickback into the input buffer, a challenge that occurs within TI ADCs, is largely eliminated by implementing an additional reset phase within the SAR algorithm and the use of a boosted input T-switch. SCA and time-interleaved channel mismatch effects are addressed by calibrating each sub-ADC to an extra reference-ADC. The industry grade ADC design, achieves a spurious free dynamic range (SFDR) of 72 dB and signal to noise and distortion ratio (SNDR) of 54 dB across the entire 4GHz frequency range. Designed in a 28nm CMOS process, each sub-ADC consumes 33mW from 1.8V and 1V. The input buffer frontend uses supply voltages of 2.5V and -1.3V. The overall power consumption of the overall TI ADC is 3W.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhu, Zhangming
    Wang, Qiyu
    Xiao, Yu
    Song, Xiaoli
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 129 - 137
  • [22] A 12 bit 150 MS/s 1.5 mW SAR ADC with Adaptive Radix DAC in 40 nm CMOS
    Chang, Kwuang-Han
    Hsieh, Chih-Cheng
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 157 - 160
  • [23] A 6-Bit 20 GS/s Time-Interleaved Two-Step Flash ADC in 40 nm CMOS
    Oh, Dong-Ryeol
    ELECTRONICS, 2022, 11 (19)
  • [24] A 10 GS/s time-interleaved ADC in 0.25 micrometer CMOS technology
    Aytar, Oktay
    Tangel, Ali
    Afacan, Engin
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2017, 68 (06): : 415 - 424
  • [25] A 1 GS/s 10bit SAR ADC with background calibration in 28 nm CMOS
    Qiu, Zheng
    Ouyang, Yudong
    Yang, Lijie
    Sun, Liqi
    MICROELECTRONICS JOURNAL, 2021, 114
  • [26] A 12-bit 600-MS/s Time-Interleaved SAR ADC with Background Timing Skew Calibration
    Wei, Yen-Hsin
    Lin, Chin-Yu
    Lee, Tai-Cheng
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,
  • [27] A 500-MS/s 13-Bit SAR-Assisted Time-Interleaved Digital-Slope ADC
    Fan, Qingjun
    Chen, Jinghong
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [28] A 12 bit 1.6 GS/s BiCMOS 2x2 Hierarchical Time-Interleaved Pipeline ADC
    El-Chammas, Manar
    Li, Xiaopeng
    Kimura, Shigenobu
    Maclean, Kenneth
    Hu, Jake
    Weaver, Mark
    Gindlesperger, Matthew
    Kaylor, Scott
    Payne, Robert
    Sestok, Charles
    Bright, William
    2013 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2013, : 61 - 64
  • [29] A 12 Bit 1.6 GS/s BiCMOS 2x2 Hierarchical Time-Interleaved Pipeline ADC
    El-Chammas, Manar
    Li, Xiaopeng
    Kimura, Shigenobu
    Maclean, Kenneth
    Hu, Jake
    Weaver, Mark
    Gindlesperger, Matthew
    Kaylor, Scott
    Payne, Robert
    Sestok, Charles K.
    Bright, William
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (09) : 1876 - 1885
  • [30] A 10-bit 1.2 GS/s 45 mW time-interleaved SAR ADC with background calibration
    Xu Dai-guo
    Pu-Jie
    Xu Shi-liu
    Zhang Zheng-ping
    Chen Kai-rang
    Cheng Yi-yi
    Zhang Jun-an
    Wang Jian-an
    IEICE ELECTRONICS EXPRESS, 2018, 15 (03):