Model-Based Design of Flexible and Efficient LDPC Decoders on FPGA Devices

被引:4
|
作者
Delomier, Yann [1 ]
Le Gal, Bertrand [1 ]
Crenne, Jeremie [1 ]
Jego, Christophe [1 ]
机构
[1] Univ Bordeaux, Bordeaux INP, UMR 5218, IMS Lab, 351 Cours Liberat, F-33405 Talence, France
关键词
LDPC codes; Model-based design; HLS; FPGA; HIGH-THROUGHPUT;
D O I
10.1007/s11265-020-01519-0
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Advances in digital communication advocate for the use of hardware LDPC decoders in applications requiring reliable and fast information transfer. Hand-coded RTL architectures provide the highest performances but slower the path to IP design. By the use of HLS-based methodology, a number of approaches exists to facilitate development and to rapidly incorporate hardware accelerators into end-user applications. In this paper we present a generic SystemC behavioral model to generate efficient hardware LDPC decoders using Xilinx Vivado HLS. We evaluate the performance of provided architectures and assess efficiency over competing approaches. Hardware complexity reduction up to 10x are shown whereas the throughput speedups are between 1.5x and 16x. The provided architectures have performance in the same order of magnitude of handcrafted RTL architectures.
引用
收藏
页码:727 / 745
页数:19
相关论文
共 50 条
  • [21] ENERGY-EFFICIENT LDPC DECODERS BASED ON ERROR-RESILIENCY
    Kim, Eric P.
    Shanbhag, Naresh R.
    2012 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2012, : 149 - 154
  • [22] FPGA implementation of LDPC decoders based on joint row-column decoding algorithm
    He, Zhiyong
    Roy, Sebastien
    Fortier, Paul
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1653 - 1656
  • [23] Efficient and Scalable FPGA-Oriented Design of QC-LDPC Bit-Flipping Decoders for Post-Quantum Cryptography
    Zoni, Davide
    Galimberti, Andrea
    Fornaciari, William
    IEEE ACCESS, 2020, 8 : 163419 - 163433
  • [24] Efficient Protection of FPGA Implemented LDPC Decoders Against Single Event Upsets (SEUs) on Configuration Memories
    Gao, Zhen
    Cheng, Yinghao
    Liu, Qiang
    Ullah, Anees
    Reviriego, Pedro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (09) : 3770 - 3780
  • [25] Exploiting Data-Level Parallelism For Energy-Efficient Implementation of LDPC Decoders and DCT on an FPGA
    Chen, Xiaoheng
    Akella, Venkatesh
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2011, 4 (04)
  • [26] Design for Efficient Production, a Model-Based Approach
    Polacsek, Thomas
    Roussel, Stephanie
    Pralet, Cedric
    Cuiller, Claude
    2019 13TH INTERNATIONAL CONFERENCE ON RESEARCH CHALLENGES IN INFORMATION SCIENCE (RCIS), 2019, : 75 - 80
  • [27] Efficient model-based design of neurophysiological experiments
    Lewi, Jeremy
    Butera, Robert
    Paninski, Liam
    2006 28TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-15, 2006, : 2855 - +
  • [28] Model-Based Design of Energy Efficient Reactors
    Paessler, Frank
    Freund, Hannsjoerg
    CHEMIE INGENIEUR TECHNIK, 2018, 90 (06) : 852 - 863
  • [29] Model-Based Design of a Visual Cryptography Scheme and Implementation on an FPGA
    Kucukomeroglu, Zulbiye
    Yalcin, Siddika Berna Ors
    32ND IEEE SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE, SIU 2024, 2024,
  • [30] Model-based design of control modules for neuromodulation devices
    Ugalde, Hector M. Romero
    Ojeda, David
    Le Rolle, Virginie
    Rossel, Olivier
    Bonnet, Jean-Luc
    Karam, Nicole
    Hagege, Albert
    Mabo, Philippe
    Carrault, Guy
    Hernandez, Alfredo I.
    2015 7TH INTERNATIONAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING (NER), 2015, : 462 - 465