HLDTL: High-performance, low-cost, and double node upset tolerant latch design

被引:0
|
作者
Yan, Aibin [1 ]
Huang, Zhengfeng [2 ]
Yi, Maoxiang [2 ]
Cui, Jie [1 ]
Liang, Huaguo [2 ]
机构
[1] Anhui Univ, Sch Comp Sci & Technol, Hefei, Peoples R China
[2] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei, Peoples R China
基金
中国国家自然科学基金;
关键词
single node upset; double node upset; soft error; latch design; RADIATION-HARDENED LATCH; SINGLE EVENT; CMOS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-performance, low-cost, and double node upset (DNU) tolerant latch design. The latch mainly constructs from a 3-input Muller C-element at the output stage and a single node upset resilient cell for keeping data, and the cell mainly consists of triple mutual feedback 2-input Muller C-elements, thus the latch is DNU tolerant. Using fewer CMOS transistors, clock gating technique, and high-speed transmission path, the latch also performs with lower cost penalties. Simulation results have demonstrated the DNU tolerability and a similar to 97.78% area-power-delay product saving for the latch design on average compared with the DNU tolerant latch designs.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Multiple Node Upset-Tolerant Latch Design
    Liu, Xin
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2019, 19 (02) : 387 - 392
  • [22] High-performance, low-cost, and highly reliable radiation hardened latch design
    Yan, Aibin
    Liang, Huaguo
    Huang, Zhengfeng
    Jiang, Cuiyun
    ELECTRONICS LETTERS, 2016, 52 (02) : 139 - 140
  • [23] A High-Performance and Low-Cost Single-Event Multiple-Node-Upsets Resilient Latch Design
    Liu, Zhongyang
    Zhang, Haineng
    Jiang, Jianwei
    Jia, Yanjie
    Xie, Yuqiao
    Zou, Shichang
    Zhang, Zhengxuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (12) : 1867 - 1877
  • [24] High-performance and single event double-upset-immune latch design
    Zhang, Haineng
    Liu, Zhongyang
    Jiang, Jianwei
    Xiao, Jun
    Zhang, Zhengxuan
    Zou, Shichang
    ELECTRONICS LETTERS, 2020, 56 (23) : 1243 - 1244
  • [25] Single Event Induced Double Node Upset Tolerant Latch
    Namba, Kazuteru
    Sakata, Masatoshi
    Ito, Hideo
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 280 - 288
  • [26] A Double-Node-Upset Self-Recoverable Latch Design for High Performance and Low Power Application
    Yan, Aibin
    Yang, Kang
    Huang, Zhengfeng
    Zhang, Jiliang
    Cui, Jie
    Fang, Xiangsheng
    Yi, Maoxiang
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (02) : 287 - 291
  • [27] Novel Low Cost, Double-and-Triple-Node-Upset-Tolerant Latch Designs for Nano-scale CMOS
    Yan, Aibin
    Lai, Chaoping
    Zhang, Yinlei
    Cui, Jie
    Huang, Zhengfeng
    Song, Jie
    Guo, Jing
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (01) : 520 - 533
  • [28] A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design
    Lu, Yingchun
    Hu, Guangzhen
    Wang, Jianan
    Wang, Hao
    Yao, Liang
    Liang, Huaguo
    Yi, Maoxiang
    Huang, Zhengfeng
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (01): : 63 - 76
  • [29] A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design
    Yingchun Lu
    Guangzhen Hu
    Jianan Wang
    Hao Wang
    Liang Yao
    Huaguo Liang
    Maoxiang Yi
    Zhengfeng Huang
    Journal of Electronic Testing, 2022, 38 : 63 - 76
  • [30] A Low-Cost and Triple-Node-Upset Self-Recoverable Latch Design With Low Soft Error Rate
    Hao, Licai
    Tian, Lang
    Wang, Hao
    Zhao, Shiyu
    Zhao, Qiang
    Peng, Chunyu
    Dai, Chenghu
    Lin, Zhitin
    Wu, Xiulong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025,