HLDTL: High-performance, low-cost, and double node upset tolerant latch design

被引:0
|
作者
Yan, Aibin [1 ]
Huang, Zhengfeng [2 ]
Yi, Maoxiang [2 ]
Cui, Jie [1 ]
Liang, Huaguo [2 ]
机构
[1] Anhui Univ, Sch Comp Sci & Technol, Hefei, Peoples R China
[2] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei, Peoples R China
基金
中国国家自然科学基金;
关键词
single node upset; double node upset; soft error; latch design; RADIATION-HARDENED LATCH; SINGLE EVENT; CMOS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-performance, low-cost, and double node upset (DNU) tolerant latch design. The latch mainly constructs from a 3-input Muller C-element at the output stage and a single node upset resilient cell for keeping data, and the cell mainly consists of triple mutual feedback 2-input Muller C-elements, thus the latch is DNU tolerant. Using fewer CMOS transistors, clock gating technique, and high-speed transmission path, the latch also performs with lower cost penalties. Simulation results have demonstrated the DNU tolerability and a similar to 97.78% area-power-delay product saving for the latch design on average compared with the DNU tolerant latch designs.
引用
收藏
页数:6
相关论文
共 50 条
  • [11] A Low-Cost Triple-Node-Upset-Resilient Latch Design
    Huang Zhengfeng
    Li Xiandong
    Chen Peng
    Xu Qi
    Song Tai
    Qi Haochen
    Ouyang Yiming
    Ni Tianming
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (09) : 2508 - 2517
  • [12] High robust and cost effective double node upset tolerant latch design for nanoscale CMOS technology
    Li, Hongchen
    Xiao, Liyi
    Li, Jie
    Qi, Chunhua
    MICROELECTRONICS RELIABILITY, 2019, 93 : 89 - 97
  • [13] Rule-Based Design for Low-Cost Double-Node Upset Tolerant Self-Recoverable D-Latch
    Hatefinasab, Seyedehsomayeh
    Medina-Garcia, Alfredo
    Morales, Diego P.
    Castillo, Encarnacion
    Rodriguez, Noel
    IEEE ACCESS, 2023, 11 : 1732 - 1741
  • [14] DONUT: A Double Node Upset Tolerant Latch
    Eftaxiopoulos, Nikolaos
    Axelos, Nicholas
    Pekmestzi, Kiamal
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 509 - 514
  • [15] Low cost and high performance double-node upset resilient latch for low orbit space applications
    Kumar, Sandeep
    Mukherjee, Atin
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024, 52 (05) : 2534 - 2549
  • [16] A Low-Cost Triple-Node-Upset Self-Recovery Latch Design*
    Xu, Hui
    Xia, Yu
    Ma, Ruijun
    Liang, Huaguo
    Huang, Zhenfeng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (10)
  • [17] A Low-Cost Quadruple-Node-Upset Self-Recoverable Latch Design
    Cai, Shuo
    Xie, Caicai
    Wen, Yan
    Wang, Weizheng
    2021 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2021), 2021,
  • [18] A High-Performance Quadruple-Node-Upset-Tolerant Latch Design and an Algorithm for Tolerance Verification of Hardened Latches
    Xu, Hui
    Qin, Xuewei
    Ma, Ruijun
    Liu, Chaoming
    Zhu, Shuo
    Wang, Jun
    Liang, Huaguo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2024, 40 (01): : 45 - 60
  • [19] A High-Performance Quadruple-Node-Upset-Tolerant Latch Design and an Algorithm for Tolerance Verification of Hardened Latches
    Hui Xu
    Xuewei Qin
    Ruijun Ma
    Chaoming Liu
    Shuo Zhu
    Jun Wang
    Huaguo Liang
    Journal of Electronic Testing, 2024, 40 : 45 - 60
  • [20] A Highly Robust Double Node Upset Tolerant Latch
    Watkins, Adam
    Tragouodas, Spyros
    2016 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2016, : 15 - 20