Waveform analysis and delay prediction in simultaneously switching CMOS gate driven inductively and capacitively coupled on-chip interconnects

被引:0
|
作者
Kaushik, B. K. [1 ]
Sarkar, S. [2 ]
Agarwal, R. P. [1 ]
Joshi, R. C. [1 ]
机构
[1] Indian Inst Technol, Roorkee, Uttar Pradesh, India
[2] MITS Sikar, Sikar, Rajasthan, India
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper focuses on waveform analysis and delay estimation of a CMOS gate driven capacitively and inductively Coupled interconnect for simultaneously switching inputs. A transmission line based coupled model of interconnect is used for analysis. Delays at far-end of victim are estimated for the conditions when the inputs to two coupled interconnects are switching in-phase and out-of-phase. Alpha Power Law model of MOS-transistor is used to represent the transistors in CMOS-driver. The comparison of analytically obtained results with SPICE Simulations show that the proposed model captures 90% propagation delay; transition time delay and waveform shape with good accuracy.
引用
收藏
页码:55 / +
页数:2
相关论文
共 9 条
  • [1] Crosstalk analysis of simultaneously switching inductively and capacitively coupled interconnects driven by CMOS gate
    Kaushik, B. K.
    Sarkar, S.
    Agarwal, R. P.
    Joshi, R. C.
    [J]. THIRD INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES 2007, PROCEEDINGS, 2007, : 285 - +
  • [2] Crosstalk analysis for a CMOS gate driven inductively and capacitively coupled interconnects
    Kaushik, B. K.
    Sarkar, S.
    [J]. MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1834 - 1842
  • [3] Delay model for dynamically switching coupled on-chip interconnects
    Sharma, Devendra Kumar
    Kaushik, Brajesh Kumar
    Sharma, R. K.
    [J]. JOURNAL OF ENGINEERING DESIGN AND TECHNOLOGY, 2014, 12 (03) : 364 - 373
  • [4] Crosstalk analysis for a CMOS-gate-driven coupled interconnects
    Kaushik, Brajesh Kumar
    Sarkar, Sankar
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (06) : 1150 - 1154
  • [5] An accurate model for dynamic crosstalk analysis of CMOS gate driven on-chip interconnects using FDTD method
    Kumar, Vobulapuram Ramesh
    Kaushik, Brajesh Kumar
    Patnaik, Amalendu
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (04) : 441 - 448
  • [6] Waveform analysis and delay prediction for a CMOS gate driving RLC interconnect load
    Kaushik, Brajesh Kumar
    Sarkar, Sankar
    Agarwal, R. P.
    [J]. INTEGRATION-THE VLSI JOURNAL, 2007, 40 (04) : 394 - 405
  • [7] An Accurate FDTD Model for Crosstalk Analysis of CMOS-Gate-Driven Coupled RLC Interconnects
    Kumar, Vobulapuram Ramesh
    Kaushik, Brajesh Kumar
    Patnaik, Amalendu
    [J]. IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2014, 56 (05) : 1185 - 1193
  • [8] Crosstalk analysis of simultaneously switching coupled interconnects driven by unipolar inputs through heterogeneous resistive drivers
    Kaushik, B. K.
    Sarkar, S.
    Agarwal, R. P.
    Joshi, R. C.
    [J]. THIRD INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES 2007, PROCEEDINGS, 2007, : 279 - +
  • [9] An Accurate FDTD Model for Crosstalk Analysis of CMOS-Gate-Driven Coupled RLC Interconnects (vol 56, pg 1185, 2014)
    Kumar, Vobulapuram Ramesh
    Kaushik, Brajesh Kumar
    Patnaik, Amalendu
    [J]. IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2015, 57 (06) : 1756 - 1756