Crosstalk analysis of simultaneously switching inductively and capacitively coupled interconnects driven by CMOS gate

被引:0
|
作者
Kaushik, B. K. [1 ]
Sarkar, S. [2 ]
Agarwal, R. P. [1 ]
Joshi, R. C. [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Comp Engn, Roorkee, Uttar Pradesh, India
[2] Mody Inst Technol & Sci, Fac Engn & Technol, Laxmangarh, Rajasthan, India
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper deals in waveform analysis, crosstalk peak and delay estimation of a CMOS gate driven capacitively and inductively coupled interconnect for simultaneously switching inputs. A transmission line based coupled model of interconnect is used for analysis. Peaks and delays at far-end of victim line are estimated for the conditions when the inputs to two coupled interconnects are switching in-phase and out-of-phase. Waveforms are analyzed in general with homogeneous and non-homogeneous drivers for unipolar inputs. Alpha Power Law model of MOS-transistor is used to represent the transistors in CMOS-driver. The comparison of analytically obtained results with SPICE simulations show that the proposed model captures noise peak and their timing; 90% propagation delay; transition time delay and waveform shape with good accuracy.
引用
收藏
页码:285 / +
页数:2
相关论文
共 50 条
  • [1] Crosstalk analysis for a CMOS gate driven inductively and capacitively coupled interconnects
    Kaushik, B. K.
    Sarkar, S.
    [J]. MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1834 - 1842
  • [2] Waveform analysis and delay prediction in simultaneously switching CMOS gate driven inductively and capacitively coupled on-chip interconnects
    Kaushik, B. K.
    Sarkar, S.
    Agarwal, R. P.
    Joshi, R. C.
    [J]. 2007 IEEE DALLAS/CAS WORKSHOP ON SYSTEM-ON-CHIP (SOC): DESIGN, APPLICATIONS, INTEGRATION, AND SOFTWARE, 2007, : 55 - +
  • [3] Crosstalk analysis for a CMOS-gate-driven coupled interconnects
    Kaushik, Brajesh Kumar
    Sarkar, Sankar
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (06) : 1150 - 1154
  • [4] Crosstalk analysis of simultaneously switching interconnects
    Kaushik, Brajesh Kumar
    Sarkar, Sankar
    Agarwal, Rajendra P.
    Joshi, Ramesh C.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2009, 96 (9-10) : 1095 - 1114
  • [5] An Accurate FDTD Model for Crosstalk Analysis of CMOS-Gate-Driven Coupled RLC Interconnects
    Kumar, Vobulapuram Ramesh
    Kaushik, Brajesh Kumar
    Patnaik, Amalendu
    [J]. IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2014, 56 (05) : 1185 - 1193
  • [6] Repeater insertion in crosstalk-aware inductively and capacitively coupled interconnects
    Kaushik, Brajesh Kumar
    Agarwal, Rajendra P.
    Sarkar, Sankar
    Joshi, Ramesh C.
    Chauhan, D. S.
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2011, 39 (06) : 629 - 647
  • [7] Crosstalk analysis of simultaneously switching coupled interconnects driven by unipolar inputs through heterogeneous resistive drivers
    Kaushik, B. K.
    Sarkar, S.
    Agarwal, R. P.
    Joshi, R. C.
    [J]. THIRD INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES 2007, PROCEEDINGS, 2007, : 279 - +
  • [8] An Efficient MRTD Model for the Analysis of Crosstalk in CMOS-Driven Coupled Cu Interconnects
    Rebelli, Shashank
    Nistala, Bheema Rao
    [J]. RADIOENGINEERING, 2018, 27 (02) : 532 - 540
  • [9] A Novel Approach to Crosstalk Noise Analysis in CMOS Inverter Driven Coupled RLC Interconnects
    Paidimarry, Chandra Sekhar
    Kumar, B. Pradeep
    Katkoori, Srinivas
    [J]. 2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [10] An Accurate FDTD Model for Crosstalk Analysis of CMOS-Gate-Driven Coupled RLC Interconnects (vol 56, pg 1185, 2014)
    Kumar, Vobulapuram Ramesh
    Kaushik, Brajesh Kumar
    Patnaik, Amalendu
    [J]. IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2015, 57 (06) : 1756 - 1756