A Low-Power, High-Speed DCT architecture for image compression: principle and implementation

被引:0
|
作者
Jridi, M. [1 ]
Alfalou, A. [1 ]
机构
[1] Lab L bISEN, Dept Optoelect, F-29228 Brest 2, France
关键词
DCT/IDCT; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a new design of low-power and highspeed Discrete Cosine Transform (DCT) for image compression to be implemented on Field Programmable Gate Arrays (FPGAs). The proposed compression method converts the image to be compressed in many lines of 8 pixels and then applies our optimized 1D-DCT algorithm for compression. The DCT optimization is based on the hardware simplification of the multipliers used to compute the DCT coefficients. In fact, by using constant multipliers based on Canonical Signed Digit (CSD) encoding, the number of of adders, subtracters and registers will be minimum. To further decrease the number of required arithmetic operators, a new technique based on Common Subexpression Elimination (CSE) is examined. FPGA implementations prove that the CSE implies less computations, less material complexity and a dynamic power saving of about 22% at 110 MHz of clock frequency in Spartan3E device.
引用
下载
收藏
页码:304 / 309
页数:6
相关论文
共 50 条
  • [31] Low-power and high-speed architecture for EBCOT block in JPEG2000 system
    Aly, RE
    Bayoumi, MA
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2004, : 459 - 462
  • [32] Reconfigurable Multi-Array Architecture for Low-Power and High-Speed Embedded Systems
    Kim, Yoonjin
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2011, 11 (03) : 207 - 220
  • [33] A Low-Power High-Speed Charge-Steering Comparator for High-Speed Applications
    Hassan, Ali H.
    Aboudina, Mohamed M.
    Refky, Mohamed
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [34] Area and power efficient DCT architecture for image compression
    Vaithiyanathan Dhandapani
    Seshasayanan Ramachandran
    EURASIP Journal on Advances in Signal Processing, 2014
  • [35] Area and power efficient DCT architecture for image compression
    Dhandapani, Vaithiyanathan
    Ramachandran, Seshasayanan
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2014, : 1 - 9
  • [36] Asynchronous design for high-speed and low-power circuits
    Beerel, Peter A.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 669 - 669
  • [37] HIGH-SPEED AND LOW-POWER GAAS DCFL DIVIDER
    NAGANO, K
    YAGITA, H
    TAMURA, A
    UENOYAMA, T
    TSUJII, H
    NISHII, K
    SAKASHITA, T
    ONUMA, T
    ELECTRONICS LETTERS, 1984, 20 (13) : 549 - 550
  • [38] Special Section on Low-Power and High-Speed Chips
    Egawa, Ryusuke
    Wada, Yasutaka
    IEICE TRANSACTIONS ON ELECTRONICS, 2023, E106C (06) : 301 - 302
  • [39] JOSEPHSON HIGH-SPEED AND LOW-POWER LSI TECHNOLOGY
    TAHARA, S
    NAGASAWA, S
    NUMATA, H
    HASHIMOTO, Y
    YOROZU, S
    MATSUOKA, H
    NEC RESEARCH & DEVELOPMENT, 1995, 36 (01): : 221 - 230
  • [40] Special Section on Low-Power and High-Speed Chips
    Arakawa, Fumio
    Ikeda, Makoto
    IEICE TRANSACTIONS ON ELECTRONICS, 2020, E103C (03): : 66 - 67