A Low-Power, High-Speed DCT architecture for image compression: principle and implementation

被引:0
|
作者
Jridi, M. [1 ]
Alfalou, A. [1 ]
机构
[1] Lab L bISEN, Dept Optoelect, F-29228 Brest 2, France
关键词
DCT/IDCT; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a new design of low-power and highspeed Discrete Cosine Transform (DCT) for image compression to be implemented on Field Programmable Gate Arrays (FPGAs). The proposed compression method converts the image to be compressed in many lines of 8 pixels and then applies our optimized 1D-DCT algorithm for compression. The DCT optimization is based on the hardware simplification of the multipliers used to compute the DCT coefficients. In fact, by using constant multipliers based on Canonical Signed Digit (CSD) encoding, the number of of adders, subtracters and registers will be minimum. To further decrease the number of required arithmetic operators, a new technique based on Common Subexpression Elimination (CSE) is examined. FPGA implementations prove that the CSE implies less computations, less material complexity and a dynamic power saving of about 22% at 110 MHz of clock frequency in Spartan3E device.
引用
下载
收藏
页码:304 / 309
页数:6
相关论文
共 50 条
  • [21] High-Speed, Low-Power Subranging ADCs
    Ohhata, Kenichi
    2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 172 - 174
  • [22] Design of a high-speed low-power CAM
    Gu, CH
    Zhu, HF
    Zhou, XF
    Min, H
    Zhou, D
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 187 - 190
  • [23] High-speed, low-power InSb transistors
    Ashley, T
    Dean, AB
    Elliott, CT
    Jefferies, R
    Khaleque, F
    Phillips, TJ
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 751 - 754
  • [24] HIGH-SPEED LOW-POWER STROBED COMPARATOR
    SLEMMER, WC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (05) : 215 - &
  • [25] High-speed and low-power electronic systems
    Schiopu, P
    Schiopu, CL
    24TH INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY: CONCURRENT ENGINEERING IN ELECTRONIC PACKAGING, CONFERENCE PROCEEDINGS, 2001, : 92 - 96
  • [26] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [27] A Low-Power Column-Parallel ADC for High-Speed CMOS Image
    Han Ye
    Li Quanliang
    Shi Cong
    Liu Liyuan
    Wu Nanjian
    INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2013: IMAGING SENSORS AND APPLICATIONS, 2013, 8908
  • [28] Hardware Implementation of Low Power, High Speed DCT/IDCT Based Digital Image Watermarking
    Megalingam, Rajesh Kannan
    Krishnan, Venkat B.
    Sarma, Vineeth V.
    Mithun, M.
    Srikumar, Rahul
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON COMPUTER TECHNOLOGY AND DEVELOPMENT, VOL 1, 2009, : 535 - 539
  • [29] VCO with double cross-coupled high-speed and low-power multivibrator architecture
    Tchamov, N
    Popov, A
    Jarske, P
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 45 - 48
  • [30] A Low-Power Hybrid ADC Architecture for High-Speed Medium-Resolution Applications
    Zahrai, Seyed Alireza
    Onabajo, Marvin
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,