Low-power and high-speed architecture for EBCOT block in JPEG2000 system

被引:0
|
作者
Aly, RE [1 ]
Bayoumi, MA [1 ]
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we propose a novel low power and high-speed architecture for the context formation sub block in tier-1 block of JPEG2000 system. The proposed architecture is inspired from the statistical analysis results on 20 images with 512*512 bits each. The behavior of the proposed architecture is compared to the speedy architecture proposed in Ill. For code block size of 64*64 bits, the timing and power consumption analysis show that the proposed architecture can reduce the power consumption by approximately 21% and increase the processing speed by approximately 46% with respect to the reference architecture.
引用
收藏
页码:459 / 462
页数:4
相关论文
共 50 条
  • [1] Parallel high-speed architecture for EBCOT in JPEG2000
    Li, YJ
    Aly, RE
    Bayoumi, MA
    Mashali, SA
    [J]. 2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PROCEEDINGS: SPEECH II; INDUSTRY TECHNOLOGY TRACKS; DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS; NEURAL NETWORKS FOR SIGNAL PROCESSING, 2003, : 481 - 484
  • [2] High-Speed and Low-Power IP for Embedded Block Coding with Optimized Truncation (EBCOT) Sub-Block in JPEG2000 System Implementation
    Ramy E. Aly
    Magdy A. Bayoumi
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2006, 42 : 139 - 148
  • [3] High-speed and low-power IP for embedded block coding with optimized truncation (EBCOT) sub-block in JPEG2000 system implementation
    Aly, RE
    Bayoumi, MA
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2006, 42 (02): : 139 - 148
  • [4] A three-level parallel high-speed low-power architecture for EBCOT of JPEG 2000
    Li, Yijun
    Bayoumi, Magdy
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2006, 16 (09) : 1153 - 1163
  • [5] High speed memory efficient EBCOT architecture for JPEG2000
    Fang, HC
    Wang, TC
    Lian, CJ
    Chang, TH
    Chen, LG
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 736 - 739
  • [6] Low-power and high-speed VLSI architecture of 2-D DWT for JPEG2000
    Lan, XG
    Zheng, NN
    Liu, YH
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, PROCEEDINGS, 2004, : 110 - 113
  • [7] High-speed EBCOT with dual context-modeling coding architecture for JPEG2000
    Chiang, JS
    Chang, CH
    Lin, YS
    Hsieh, CY
    Hsia, CH
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 865 - 868
  • [8] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong (National Key Lab of Integrated Service Networks
    [J]. Journal of Electronics(China), 2006, (01) : 89 - 93
  • [9] High throughput rate EBCOT architecture for JPEG2000
    Chiang, JS
    Chang, CH
    Lin, YS
    Hsieh, CY
    [J]. PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 610 - 613
  • [10] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong National Key Lab of Integrated Service Networks Xidian University Xian China School of Computer Xidian University Xian China
    [J]. JournalofElectronics., 2006, (01) - 93