Design of High-Resolution Continuous-Time Delta-Sigma Data Converters With Dual Return-to-Open DACs

被引:13
|
作者
Theertham, Raviteja [1 ]
Ganta, Satya Narayana [2 ]
Pavan, Shanthi [3 ]
机构
[1] Analog Devices Inc, Bangalore 560093, Karnataka, India
[2] Mediatek, Hsinchu 30078, Taiwan
[3] IIT Madras, Dept Elect Engn, Chennai 600036, Tamil Nadu, India
关键词
Chopping; compensation; continuous-time; delta-sigma; feedforward; finite impulse response (FIR) feedback; flicker noise; oversampling; passive summation; precision; return-to-open (RTO); return-to-zero (RZ); single-hit; three-stage; virtual-ground-switched; MODULATOR; ADC;
D O I
10.1109/JSSC.2022.3176876
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present design techniques for single-bit continuous-time delta-sigma modulators that attain high resolution (>16 bits) over a bandwidth (BW) that is more than ten times the audio range. We introduce the zapped, virtual-ground-switched dual return-to-open DAC which is immune to ISI and other transition-dependent errors. FIR feedback facilitates chopping, improves clock-jitter sensitivity and the loop filter's linearity. We show that the compensation FIR DAC, which is typically bulky, can be implemented in an extremely power- and area-efficient manner in a single-bit modulator using a capacitive DAC and passive summation. Thanks to these techniques, the fabricated prototype achieves 103.2-/104.3-dB signal to noise and distortion ratio (SNDR)/signal to noise ratio (SNR) in a 250-kHz bandwidth while operating at 48 MS/s. Consuming 17.7 mW from a 1.8-V supply, the modulator occupies 1.1 mm(2) in a 180-nm CMOS process. The Schreier (SNDR) figure of merit (FoM) is 174.7 dB.
引用
收藏
页码:3418 / 3428
页数:11
相关论文
共 50 条
  • [1] On Continuous-Time ΔΣ Modulators With Return-to-Open DACs
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (05) : 284 - 288
  • [2] Design Techniques for High-Resolution Continuous-Time Delta-Sigma Converters With Low In-Band Noise Spectral Density
    Theertham, Raviteja
    Koottala, Prasanth
    Billa, Sujith
    Pavan, Shanthi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (09) : 2429 - 2442
  • [3] Design Considerations for Power Efficient Continuous-time Delta-Sigma Converters
    Pavan, Shanthi
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 369 - 374
  • [4] Analysis and Design of Continuous-Time Delta-Sigma Converters Incorporating Chopping
    Billa, Sujith
    Sukumaran, Amrith
    Pavan, Shanthi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (09) : 2350 - 2361
  • [5] Optimal design methodology for high-order continuous-time wideband delta-sigma converters
    Ke, Yi
    Radiom, Soheil
    Rezaee, HamidReza
    Vandenbosch, Guy
    Craninckx, Jan
    Gielen, Georges
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 743 - +
  • [6] Fundamentals of Continuous-Time ADCs: Part Two: Continuous-Time Delta-Sigma Converters
    Pavan, Shanthi
    IEEE Solid-State Circuits Magazine, 2024, 16 (04): : 76 - 82
  • [7] A 0.5-V 74-dB SNDR 25-kHz continuous-time delta-sigma modulator with a return-to-open DAC
    Pun, Kong-Pang
    Chatterjee, Shouri
    Kinget, Peter R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 496 - 507
  • [8] Challenges in Precision Continuous-Time Delta-Sigma Data Converter Design [Feature]
    Theertham, Raviteja
    Pavan, Shanthi
    IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2023, 23 (03) : 54 - 67
  • [9] Digital Background Calibration in Continuous-time Delta-Sigma Analog to Digital Converters
    Tan, Siyu
    Miao, Yun
    Palm, Mattias
    Rodrigues, Joachim
    Andreani, Pietro
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [10] Continuous-Time Delta-Sigma Modulator Design Using the Method of Moments
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (06) : 1629 - 1637