Design Techniques for High-Resolution Continuous-Time Delta-Sigma Converters With Low In-Band Noise Spectral Density

被引:20
|
作者
Theertham, Raviteja [1 ]
Koottala, Prasanth [1 ]
Billa, Sujith [1 ]
Pavan, Shanthi [1 ]
机构
[1] IIT Madras, Dept Elect Engn, Chennai 600036, Tamil Nadu, India
关键词
Chopping; compensation; continuous-time; delta-sigma; feedforward; finite impulse response (FIR) feedback; flicker noise; oversampling; precision; three-stage; MODULATOR; ADC; DB;
D O I
10.1109/JSSC.2020.2979454
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present design considerations for CT Delta Sigma Ms that attempt to achieve high resolution (16+ bits) over a wide bandwidth (>200 kHz), resulting in a low in-band noise spectral density. The main challenges in such designs are parasitic resistance in the reference path, inter-symbol interference (ISI) in the feedback-digital-to-analog converter (DAC) waveform, and flicker noise of the input operational transconductance amplifier (OTA). We introduce the virtual-ground-switched resistor DAC as a way to achieve low distortion by addressing parasitic resistance in the reference path and reducing the effects of ISI. Flicker noise is reduced by chopping the first stage of the input OTA. Chopping artifacts and clock jitter sensitivity are reduced by using a three-stage OTA and finite impulse response (FIR) feedback. These techniques are applied to the design of a 250 kHz bandwidth CT Delta Sigma M targeting 108 dB signal-to-noise-and-distortion-ratio (SNDR) in a 180 nm CMOS process. The fabricated prototype, which operates at 32 MS/s, achieves 105.3/108.1 dB SNDR/signal-to-noise-ratio (SNR) and consumes 24 mW. The Schreier SNDR figure of merit (FoM) is 175.5 dB.
引用
收藏
页码:2429 / 2442
页数:14
相关论文
共 50 条
  • [1] Design of High-Resolution Continuous-Time Delta-Sigma Data Converters With Dual Return-to-Open DACs
    Theertham, Raviteja
    Ganta, Satya Narayana
    Pavan, Shanthi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (11) : 3418 - 3428
  • [2] Design Considerations for Power Efficient Continuous-time Delta-Sigma Converters
    Pavan, Shanthi
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 369 - 374
  • [3] Analysis and Design of Continuous-Time Delta-Sigma Converters Incorporating Chopping
    Billa, Sujith
    Sukumaran, Amrith
    Pavan, Shanthi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (09) : 2350 - 2361
  • [4] Optimal design methodology for high-order continuous-time wideband delta-sigma converters
    Ke, Yi
    Radiom, Soheil
    Rezaee, HamidReza
    Vandenbosch, Guy
    Craninckx, Jan
    Gielen, Georges
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 743 - +
  • [5] Fundamentals of Continuous-Time ADCs: Part Two: Continuous-Time Delta-Sigma Converters
    Pavan, Shanthi
    IEEE Solid-State Circuits Magazine, 2024, 16 (04): : 76 - 82
  • [6] Noise-coupled continuous-time delta-sigma ADCs
    Wang, Y.
    Temes, G. C.
    ELECTRONICS LETTERS, 2009, 45 (06) : 302 - U4
  • [7] Continuous-Time Delta-Sigma Modulator with Time Domain Noise Coupling
    Han, Changsok
    Maghari, Nima
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [8] Digital Background Calibration in Continuous-time Delta-Sigma Analog to Digital Converters
    Tan, Siyu
    Miao, Yun
    Palm, Mattias
    Rodrigues, Joachim
    Andreani, Pietro
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [9] Clock jitter noise spectra in continuous-time delta-sigma modulators
    Oliaei, O
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 192 - 195
  • [10] Continuous-Time Delta-Sigma Modulator based on High-Speed Low-Resolution A/D Converter
    Mariano, A.
    Dallet, D.
    Deval, Y.
    Begueret, J-B.
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 163 - 166