Design of High-Resolution Continuous-Time Delta-Sigma Data Converters With Dual Return-to-Open DACs

被引:13
|
作者
Theertham, Raviteja [1 ]
Ganta, Satya Narayana [2 ]
Pavan, Shanthi [3 ]
机构
[1] Analog Devices Inc, Bangalore 560093, Karnataka, India
[2] Mediatek, Hsinchu 30078, Taiwan
[3] IIT Madras, Dept Elect Engn, Chennai 600036, Tamil Nadu, India
关键词
Chopping; compensation; continuous-time; delta-sigma; feedforward; finite impulse response (FIR) feedback; flicker noise; oversampling; passive summation; precision; return-to-open (RTO); return-to-zero (RZ); single-hit; three-stage; virtual-ground-switched; MODULATOR; ADC;
D O I
10.1109/JSSC.2022.3176876
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present design techniques for single-bit continuous-time delta-sigma modulators that attain high resolution (>16 bits) over a bandwidth (BW) that is more than ten times the audio range. We introduce the zapped, virtual-ground-switched dual return-to-open DAC which is immune to ISI and other transition-dependent errors. FIR feedback facilitates chopping, improves clock-jitter sensitivity and the loop filter's linearity. We show that the compensation FIR DAC, which is typically bulky, can be implemented in an extremely power- and area-efficient manner in a single-bit modulator using a capacitive DAC and passive summation. Thanks to these techniques, the fabricated prototype achieves 103.2-/104.3-dB signal to noise and distortion ratio (SNDR)/signal to noise ratio (SNR) in a 250-kHz bandwidth while operating at 48 MS/s. Consuming 17.7 mW from a 1.8-V supply, the modulator occupies 1.1 mm(2) in a 180-nm CMOS process. The Schreier (SNDR) figure of merit (FoM) is 174.7 dB.
引用
收藏
页码:3418 / 3428
页数:11
相关论文
共 50 条
  • [21] Delta-sigma modulator topologies for high-speed high-resolution A/D converters
    Hamoui, AA
    Martin, K
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 356 - 359
  • [22] A design-optimized continuous-time delta-sigma ADC for WLAN applications
    Schoofs, Raf
    Steyaert, Michiel S. J.
    Sansen, Willy M. C.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (01) : 209 - 217
  • [23] Design of a continuous-time Gm-C bandpass delta-sigma modulator
    Matsuura, K
    Waho, T
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2004, 87 (03): : 39 - 44
  • [24] Continuous-Time Delta-Sigma Modulator with Maximally Flat Signal Transfer Function using Minimum Number of DACs
    Han, Changsok
    Javvaji, Arun
    Maghari, Nima
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 747 - 750
  • [25] A reconfigurable continuous-time delta-sigma modulator for dual-mode ultrasonic application
    Song, Pengyu
    Tiew, Kei-Tee
    Lam, Yvonne
    Koh, Liang Mong
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 305 - 308
  • [26] Correlated Dual-Loop Sturdy MASH Continuous-Time Delta-Sigma Modulators
    Park, Beomsoo
    Han, Changsok
    Maghari, Nima
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (10) : 2934 - 2943
  • [27] A 0.5-V 74-dB SNDR 25-kHz continuous-time delta-sigma modulator with a return-to-open DAC (vol 42, pg 496, 2007)
    Pun, Kong-Pang
    Chatterjee, Shouri
    Kinget, Peter
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (10) : 2315 - 2315
  • [28] A Continuous-Time Delta-Sigma Modulator for RF Subsampling Receivers
    Ucar, Alper
    Cetin, Ediz
    Kale, Izzet
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (05) : 272 - 276
  • [29] Noise-coupled continuous-time delta-sigma ADCs
    Wang, Y.
    Temes, G. C.
    ELECTRONICS LETTERS, 2009, 45 (06) : 302 - U4
  • [30] A continuous-time delta-sigma ADC for portable ultrasound scanners
    Muntal, Pere Llimos
    Jorgensen, Ivan H. H.
    Bruun, Erik
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (03) : 393 - 402