A comparative study of 6T-SRAM Cell designed using Symmetrical Double Gate MOSFET and Symmetrical Double Gate Ferroelectric FET

被引:0
|
作者
Reddy, Mulaka Haranadha [1 ]
Jandhyala, Srivatsava [1 ]
机构
[1] Int Inst Informat Technol, Ctr VLSI Design & Embedded Syst, Hyderabad 500032, Andhra Pradesh, India
关键词
6T-SRAM; SNM; Subthreshold Swing; SDG MOSFET; SDG-FeFET;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Scaling is aggressively performed for SRAMs to improve the memory integration density. At advanced technology nodes, 6T-SRAM cells built using Symmetrical Double Gate (SDG) MOSFETs are shown to perform better than those built with bulk MOSFETs. Recently the Symmetric Double-Gate Ferroelectric Field Effect Transistor (SDG-FeFET) has generated considerable interest since it has the potential to reduce the Subthreshold Swing (SS) of a transistor below the classical Boltzmann's limit. This was achieved exploiting the negative capacitance behavior of Ferroelectric Material which resulted in reduction of the power and delay of the transistor. In this paper, we simulate a 6T-SRAM cell using SDG-FeFETs and do the comparative study of its performance with SDG MOSFETs as a function of supply voltage and cell ratios. 6T-SRAM cell using SDG-FeFETs is shown to offer significant improvement in the read and write access times and marginal improvement in corresponding static noise margins (SNMs) as well, making it a attractive option for future technology nodes.
引用
收藏
页码:47 / 50
页数:4
相关论文
共 50 条
  • [21] Enhancing SRAM Cell Performance by Using Independent Double-Gate FinFET
    Endo, Kazuhiko
    O'uchi, Shin-ichi
    Ishikawa, Yuki
    Liu, Yongxun
    Matsukawa, Takashi
    Sakamoto, Kunihiro
    Tsukada, Junichi
    Ishii, Kenichi
    Yamauchi, Hiromi
    Suzuki, Eiichi
    Masahara, Meishoku
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 857 - 860
  • [22] Highly Robust Nanoscale Planar Double-Gate MOSFET Device and SRAM Cell Immune to Gate-Misalignment and Process Variations
    Sachid, Angada B.
    Kulkarni, Giri S.
    Baghini, Maryam S.
    Sharma, Dinesh K.
    Rao, V. Ramgopal
    [J]. 2009 2ND INTERNATIONAL WORKSHOP ON ELECTRON DEVICES AND SEMICONDUCTOR TECHNOLOGY, 2009, : 13 - 16
  • [23] Fully working 1.25μm2 6T-SRAM cell with 45nm gate length Triple Gate transistors
    Yang, JH
    Jin, YS
    Lee, HR
    Rha, KS
    Choi, JA
    Bae, SK
    Maeda, S
    Kim, YW
    Suh, KP
    [J]. 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 23 - 26
  • [24] An analytical (classical) subthreshold behavior model for symmetrical fully-depleted SOI double-gate MOSFET's
    Chiang, TK
    [J]. JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2004, 27 (02) : 223 - 230
  • [25] Monolithic 3D 6T-SRAM Based on Newly Designed Gate and Source/Drain Bottom Contact Schemes
    Lee, Junjong
    Yoon, Jun-Sik
    Jeong, Jinsu
    Lee, Seunghwan
    Lee, Sanguk
    Baek, Rock-Hyun
    [J]. IEEE ACCESS, 2021, 9 : 138192 - 138199
  • [26] Study of 6T SRAM cell using High-K gate dielectric based junctionless silicon nanotube FET
    Tayal, Shubham
    Nandi, Ashutosh
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2017, 112 : 143 - 150
  • [27] Performance Evaluation of Double Gate Pentacene Organic FET Using Simulation Study
    Halder, Ranita
    Sarkar, Angsuman
    [J]. PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 393 - 396
  • [28] Sub-1V, robust and compact 6T SRAM cell in double gate MOS technology
    Thomas, Olivier
    Reyboz, Marina
    Belleville, Marc
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2778 - 2781
  • [29] ANALYTICAL MODEL OF SUBTHRESHOLD SWING FOR JUNCTIONLESS DOUBLE GATE MOSFET USING FERROELECTRIC NEGATIVE CAPACITANCE EFFECT
    Jung, Hakkee
    [J]. IIUM ENGINEERING JOURNAL, 2023, 24 (01): : 75 - 87
  • [30] Analytical modeling and simulation of workfunction engineered gate junctionless high-k dielectric Double Gate MOSFET: A comparative study
    Dept. of Electronics and Telecommunication Engineering, Jadavpur University, India
    [J]. IET Conf Publ, CP683 (428-432):