共 50 条
- [21] Enhancing SRAM Cell Performance by Using Independent Double-Gate FinFET [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 857 - 860
- [22] Highly Robust Nanoscale Planar Double-Gate MOSFET Device and SRAM Cell Immune to Gate-Misalignment and Process Variations [J]. 2009 2ND INTERNATIONAL WORKSHOP ON ELECTRON DEVICES AND SEMICONDUCTOR TECHNOLOGY, 2009, : 13 - 16
- [23] Fully working 1.25μm2 6T-SRAM cell with 45nm gate length Triple Gate transistors [J]. 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 23 - 26
- [25] Monolithic 3D 6T-SRAM Based on Newly Designed Gate and Source/Drain Bottom Contact Schemes [J]. IEEE ACCESS, 2021, 9 : 138192 - 138199
- [27] Performance Evaluation of Double Gate Pentacene Organic FET Using Simulation Study [J]. PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 393 - 396
- [28] Sub-1V, robust and compact 6T SRAM cell in double gate MOS technology [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2778 - 2781
- [29] ANALYTICAL MODEL OF SUBTHRESHOLD SWING FOR JUNCTIONLESS DOUBLE GATE MOSFET USING FERROELECTRIC NEGATIVE CAPACITANCE EFFECT [J]. IIUM ENGINEERING JOURNAL, 2023, 24 (01): : 75 - 87
- [30] Analytical modeling and simulation of workfunction engineered gate junctionless high-k dielectric Double Gate MOSFET: A comparative study [J]. IET Conf Publ, CP683 (428-432):