Low Power Approximate Multiplier Using Error Tolerant Adder

被引:0
|
作者
Cho, Jaeik [1 ]
Kim, Youngmin [1 ]
机构
[1] Hongik Univ, Sch Elect & Elect Engn, Seoul, South Korea
关键词
Enhanced Carry Predicting Error Tolerant Adder; Approximate multiplication; Carry Predicting Adder; Approximate Adder;
D O I
10.1109/ISOCC50952.2020.9332952
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In many applications such as multimedia processing, the power may need to be lowered. Error tolerant adder is used to study carry prediction and approximate multiplication in this paper. The delay of addition between partial products and the results of speculative counters is reduced by the optimized Three-Dimensional Matrix (TDM) suggested in [1] when the speculative counters make no error. The results of the optimized TDM trees are added by the speculative adder for error tolerant computations. The power dissipation is lowered by tolerating the generated errors in the computations deliberately. By the speculative adder, the parts of LSB are approximated in total calculation. Instead of making LSB inaccurate, the total power dissipation is lowered.
引用
收藏
页码:298 / 299
页数:2
相关论文
共 50 条
  • [41] Reconfigurable lower-part approximate adder with error-tolerant application: an approach using QCA computing
    Khan, Angshuman
    Parameshwara, M. C.
    Maroof, Naeem
    [J]. INTERNATIONAL JOURNAL OF AD HOC AND UBIQUITOUS COMPUTING, 2024, 46 (02)
  • [42] Design Analysis of Wallace Tree based Multiplier using Approximate Full Adder and Kogge Stone Adder
    Kumar, Navin M.
    Adithyaa, R. S.
    Kumar, Bhavan D.
    Pavithra, T.
    [J]. 2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 612 - 616
  • [43] A Low-Power DNN Accelerator With Mean-Error-Minimized Approximate Signed Multiplier
    Du, Laimin
    Ni, Leibin
    Liu, Xiong
    Peng, Guanqi
    Li, Kai
    Mao, Wei
    Yu, Hao
    [J]. IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2024, 5 : 57 - 68
  • [44] A Low-Power, High-Performance Approximate Multiplier with Configurable Partial Error Recovery
    Liu, Cong
    Han, Jie
    Lombardi, Fabrizio
    [J]. 2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [45] Power-Delay-Error-Efficient Approximate Adder for Error-Resilient Applications
    Kumar, Vinay
    Singh, Ankit
    Upadhyay, Shubham
    Kumar, Binod
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [46] Design and Evaluation of Approximate Logarithmic Multipliers for Low Power Error-Tolerant Applications
    Liu, Weiqiang
    Xu, Jiahua
    Wang, Danye
    Wang, Chenghua
    Montuschi, Paolo
    Lombardi, Fabrizio
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (09) : 2856 - 2868
  • [47] A New Approximate Adder with Low Relative Error and Correct Sign Calculation
    Hu, Junjun
    Qian, Weikang
    [J]. 2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1449 - 1454
  • [48] Design of Fault Tolerant Multiplier Using Self checking adder and GDI Technique
    Swarna, Mary
    Gade, Latha
    Rooban, S.
    [J]. 2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2021,
  • [49] Energy Efficient Low Area Error Tolerant Adder with Higher Accuracy
    R. Sakthivel
    Harish M. Kittur
    [J]. Circuits, Systems, and Signal Processing, 2014, 33 : 2625 - 2641
  • [50] Balancing Adder for Error Tolerant Applications
    Weber, Matthew
    Putic, Mateja
    Zhang, Hang
    Lach, John
    Huang, Jiawei
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 3038 - 3041