共 50 条
- [31] Verification of Significant Parameters in the Deep-Submicron MOS-FET Simulation [J]. 2013 12TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS (CADSM 2013), 2013, : 351 - 354
- [33] Bias Temperature Instability in High-κ/Metal Gate Transistors - Gate Stack Scaling Trends [J]. 2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
- [34] Investigation of the novel attributes of a carbon nanotube FET with high-κ gate dielectrics [J]. PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2008, 40 (10): : 3068 - 3071
- [36] Material and interface instabilities of high-κ MOS gate dielectric films [J]. 2006 INTERNATIONAL WORKSHOP ON NANO CMOS, PROCEEDINGS, 2006, : 169 - +
- [37] Fabrication and Electrical Characterization of MONOS Memory with Novel High-κ Gate Stack [J]. 2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 521 - +
- [39] Biased MOS-FET and polycrystalline silicon tracks investigated by photothermal reflectance microscopy [J]. 9TH INTERNATIONAL CONFERENCE ON PHOTOACOUSTIC AND PHOTOTHERMAL PHENOMENA, CONFERENCE DIGEST, 1996, : 468 - 469
- [40] MOS-FET MODEL INCLUDING LOW-CURRENT REGION NEAR THRESHOLD [J]. ELECTRONICS & COMMUNICATIONS IN JAPAN, 1973, 56 (08): : 125 - 132