A study on high-κ gate stack for MOS-FET

被引:0
|
作者
Kundu, Soumik Kumar [1 ]
Karmakar, Samit [1 ]
Reza, Md. Samim [1 ]
Dutta, Arindam [1 ]
Taki, G. S. [1 ]
机构
[1] Inst Engn & Management Saltlake, Dept Elect & Commun Engn, Kolkata, India
关键词
High-kappa dielectric; Flat band; Gate stack; EOT of MOSFET; Drain leakage current; tunneling; ELECTRICAL-PROPERTIES; DIELECTRICS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
At submicron range below 45 nm technology for MOS transistors, leakage power dissipation is a critical concern other than dynamic and short circuit power dissipation. This happens due to the effect of low level dielectric property of Silicon dioxide (SiO2) gate insulator. It has been observed that the leakage power dissipation is reduced further to a large extent using high-kappa dielectric. In this paper, we will study the nature of high-kappa dielectric material in lower submicron NMOS Technology using "MINIMOS-NT Global TCAD" simulation software. The role of leakage current for a few high-kappa gate materials in singular and in stacks will be determined from the transfer characteristics of a MOS transistor. The study has been extended to Gate Stack dielectric materials for NMOS. Some interesting results have been presented here, using some high-kappa dielectric materials.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Verification of Significant Parameters in the Deep-Submicron MOS-FET Simulation
    Viktor, Stempitsky
    Trung Tran Tuan
    Artur, Borovik
    [J]. 2013 12TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS (CADSM 2013), 2013, : 351 - 354
  • [32] Oxygen-Soluble Gate Electrodes for Prolonged High-κ Gate-Stack Reliability
    Raghavan, Nagarajan
    Pey, Kin Leong
    Wu, Xing
    Liu, Wenhu
    Li, Xiang
    Bosman, Michel
    Kauerauf, Thomas
    [J]. IEEE ELECTRON DEVICE LETTERS, 2011, 32 (03) : 252 - 254
  • [33] Bias Temperature Instability in High-κ/Metal Gate Transistors - Gate Stack Scaling Trends
    Krishnan, Siddarth
    Narayanan, Vijay
    Cartier, Eduard
    Ioannou, Dimitris
    Zhao, Kai
    Ando, Takashi
    Kwon, Unoh
    Linder, Barry
    Stathis, James
    Chudzik, Michael
    Kerber, Andreas
    Choi, Kisik
    [J]. 2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [34] Investigation of the novel attributes of a carbon nanotube FET with high-κ gate dielectrics
    Arefinia, Zahra
    Orouji, Ali A.
    [J]. PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2008, 40 (10): : 3068 - 3071
  • [35] Germanium MOS capacitors incorporating ultrathin high-κ gate dielectric
    Chui, CO
    Ramanathan, S
    Triplett, BB
    McIntyre, PC
    Saraswat, KC
    [J]. IEEE ELECTRON DEVICE LETTERS, 2002, 23 (08) : 473 - 475
  • [36] Material and interface instabilities of high-κ MOS gate dielectric films
    Wong, Hei
    Iwai, Hiroshi
    Kakushima, Kuniyuki
    [J]. 2006 INTERNATIONAL WORKSHOP ON NANO CMOS, PROCEEDINGS, 2006, : 169 - +
  • [37] Fabrication and Electrical Characterization of MONOS Memory with Novel High-κ Gate Stack
    Liu, L.
    Xu, J. P.
    Chan, C. L.
    Lai, P. T.
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 521 - +
  • [38] ON HIGH FREQUENCY EXCESS NOISE AND EQUIVALENT CIRCUIT REPRESENTATION OF MOS-FET WITH N-TYPE CHANNEL
    HALLADAY, HE
    VANDERZI.A
    [J]. SOLID-STATE ELECTRONICS, 1969, 12 (03) : 161 - +
  • [39] Biased MOS-FET and polycrystalline silicon tracks investigated by photothermal reflectance microscopy
    Batista, JA
    Mansanares, AM
    Fournier, D
    [J]. 9TH INTERNATIONAL CONFERENCE ON PHOTOACOUSTIC AND PHOTOTHERMAL PHENOMENA, CONFERENCE DIGEST, 1996, : 468 - 469
  • [40] MOS-FET MODEL INCLUDING LOW-CURRENT REGION NEAR THRESHOLD
    MASUHARA, T
    ETOH, J
    NATATA, M
    [J]. ELECTRONICS & COMMUNICATIONS IN JAPAN, 1973, 56 (08): : 125 - 132