Design of Low Jitter Phase-Locked Loop with Closed Loop Voltage Controlled Oscillator

被引:0
|
作者
Jung, Seok Min [1 ]
Roveda, Janet Meiling [1 ]
机构
[1] Univ Arizona, Dept Elect & Comp Engn, Tucson, AZ 85721 USA
关键词
phase-locked loop; voltage controlled oscillator; phase noise; jitter; NOISE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel phase- locked loop (PLL) architecture to generate a low jitter output clock with a closed loop voltage controlled oscillator (VCO). The proposed closed loop VCO consists of an open loop VCO, an integrator, a non- overlapping clock generator and a switched- capacitor resistor. Because the closed loop VCO has a high- pass characteristic for a VCO noise transfer function and a negative feedback loop suppresses a phase noise of the open loop VCO, the closed loop VCO shows the low phase noise compared to the conventional open loop VCO. Moreover, the closed loop VCO can filter any perturbation at the control voltage due to a low-pass characteristic of input voltage transfer function. We design the proposed PLL scheme in 130 nm low power eM OS technology at 1.5V supply. An integrated jitter is 5.81 psec at 300 MHz output frequency, which is 24% smaller than the jitter of previous PLL with the open loop VCO. The proposed PLL consumes 4.8 mW at 400 MHz output frequency.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A low-noise phase-locked loop design by loop bandwidth optimization
    Lim, K
    Park, CH
    Kim, DS
    Kim, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (06) : 807 - 815
  • [22] Design Band Switching Voltage Controlled Oscillator for Phase Locked Loop of Receiver Applications
    Lai, Wen-Cheng
    2021 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON ADVANCED MATERIALS AND PROCESSES FOR RF AND THZ APPLICATIONS (IMWS-AMP), 2021, : 112 - 114
  • [23] A Low-Jitter Self-Biased Phase-Locked Loop for SerDes
    Yuan, Heng-zhou
    Guo, Yang
    Liu, Yao
    Liang, Bin
    Guo, Qian-cheng
    Tan, Jia-wei
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 59 - 60
  • [24] A low jitter phase-locked loop based on self-biased techniques
    Xian, Zhang
    Hhua, Liu
    Lei, Li
    IEICE ELECTRONICS EXPRESS, 2015, 12 (16):
  • [25] An All-Digital Phase-Locked Loop with Fast Acquisition and Low Jitter
    Zhao, Jun
    Kim, Yong-Bin
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 277 - 280
  • [26] A voltage-controlled oscillator with an ultra-low supply voltage and its application to a fractional-N phase-locked loop
    Zhao, Bo
    Mao, Xiaojian
    Yang, Huazhong
    Wang, Hui
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2009, 96 (9-10) : 1011 - 1022
  • [27] Note: Phase-locked loop with a voltage controlled oscillator based on a liquid crystal cell as variable capacitance
    Marcos, Carlos
    Sanchez-Pena, Jose M.
    Torres, Juan C.
    Perez, Isabel
    Urruchi, Virginia
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2011, 82 (12):
  • [28] Low Jitter Hybrid Phase Locked Loop
    Raj, R. Prithivi
    Balaji, S.
    Srinivasan, K. S.
    Senthilnathan, S.
    2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING APPLICATIONS OF INFORMATION TECHNOLOGY (EAIT), 2012, : 458 - 461
  • [29] Radiation Hardened by Design-based Voltage Controlled Oscillator for Low Power Phase Locked Loop Application
    Ahirwar, Rachana
    Pattanaik, Manisha
    Srivastava, Pankaj
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2024, 40 (02): : 171 - 184
  • [30] A phase-locked loop with a jitter of 50 fs for astronomy applications
    Braun, Tobias T.
    van Delden, Marcel
    Bredendiek, Christian
    Schoepfel, Jan
    Hauptmeier, Stephan
    Shillue, William
    Musch, Thomas
    Pohl, Nils
    INTERNATIONAL JOURNAL OF MICROWAVE AND WIRELESS TECHNOLOGIES, 2023, 15 (06) : 1012 - 1020