Design of Low Jitter Phase-Locked Loop with Closed Loop Voltage Controlled Oscillator

被引:0
|
作者
Jung, Seok Min [1 ]
Roveda, Janet Meiling [1 ]
机构
[1] Univ Arizona, Dept Elect & Comp Engn, Tucson, AZ 85721 USA
关键词
phase-locked loop; voltage controlled oscillator; phase noise; jitter; NOISE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel phase- locked loop (PLL) architecture to generate a low jitter output clock with a closed loop voltage controlled oscillator (VCO). The proposed closed loop VCO consists of an open loop VCO, an integrator, a non- overlapping clock generator and a switched- capacitor resistor. Because the closed loop VCO has a high- pass characteristic for a VCO noise transfer function and a negative feedback loop suppresses a phase noise of the open loop VCO, the closed loop VCO shows the low phase noise compared to the conventional open loop VCO. Moreover, the closed loop VCO can filter any perturbation at the control voltage due to a low-pass characteristic of input voltage transfer function. We design the proposed PLL scheme in 130 nm low power eM OS technology at 1.5V supply. An integrated jitter is 5.81 psec at 300 MHz output frequency, which is 24% smaller than the jitter of previous PLL with the open loop VCO. The proposed PLL consumes 4.8 mW at 400 MHz output frequency.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Phase modulation of a loop phase-locked grid oscillator array
    Wang, WZ
    Pearson, LW
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2001, 11 (11) : 441 - 443
  • [32] A low-voltage low-power CMOS phase-locked loop
    Chang, RC
    Kuo, LC
    Chen, HM
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (05) : 997 - 1006
  • [33] A phase-locked loop
    Shahruz, SM
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2001, 72 (03): : 1888 - 1892
  • [34] PHASE-LOCKED LOOP
    MCLEAN, D
    CONTROL, 1967, 11 (109): : 339 - &
  • [35] A Low-Jitter All-Digital Phase-Locked Loop Using a Suppressive Digital Loop Filter
    Hsu, Hsuan-Jung
    Huang, Shi-Yu
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 158 - 161
  • [36] A low jitter,low spur multiphase phase-locked loop for an IR-UWB receiver
    邵轲
    陈虎
    潘姚华
    洪志良
    半导体学报, 2010, 31 (08) : 121 - 125
  • [37] A high precision all-digital phase-locked loop with low power and low jitter
    Chow, Hwang-Cherng
    Su, Chung-Hsin
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 47 - +
  • [38] A low jitter, low spur multiphase phase-locked loop for an IR-UWB receiver
    Shao Ke
    Chen Hu
    Pan Yaohua
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (08)
  • [39] A Low Jitter Digital Phase-Locked Loop With a Hybrid Analog/Digital PI Control
    Jung, Seok Min
    Roveda, Janet Meiling
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [40] A new all-digital phase-locked loop with high precision and low jitter
    Chow, Hwang-Cherng
    Su, Chung-Hsin
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (12) : 1241 - 1249