Design of FIR Filter using Novel Pipelined Bypass Multiplier

被引:0
|
作者
Krishnamurthy, Saranya [1 ]
Kannan, Ramani [1 ]
Yahya, Erman Azwan [1 ]
Bingi, Kishore [1 ]
机构
[1] Univ Teknol PETRONAS, Dept Elect & Elect Engn, Seri Iskandar 32610, Perak, Malaysia
关键词
FIR filter; Bypass multiplier; Pipeline technique; Pulsed latches; Register; CLA; LOW-POWER;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The vigorous growth in portable multimedia devices and communication system has increased the demand for area and power efficient high-speed Digital Signal Processing (DSP) system. Usage of digital Finite Impulse Response (FIR) filter is one of the prime block in DSP. Digital multipliers and adders are the most critical arithmetic functional units in FIR filters and also decides the performance of whole system. This research proposes a novel pipelined architecture of high-speed bypass multiplier which utilizes the bypassing method to minimize the switching activities and incorporates novel pipelining technique for improving its performance. Low-power and area-efficient register using pulsed latches added instead of flip-flops in the novel pipelining technique. A comparison between various bypass multipliers with pipeline in terms of delay, power and area utilization were also done in this work. Carry-Look ahead Adder (CLA) is used for addition operation which uses fastest carry generation technique to increases speed by reducing the time required to fix carry bits in ripple carry adder. By employing the proposed novel pipelined high-speed bypass multiplier and carry-look ahead adder, a digital FIR filter with length of 8-tap and 16-tap has been designed which results in a delay reduction of 52% and 33.2% respectively over the conventional method. Similarly, the power consumption analysed for the 8-tap and 16-tap FIR Filter circuit and obtained power saving of 39.7% and 28.7% respectively with reduction in area of 12.1% and 20.4% respectively is better compared to the non-pipelined technique.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] AN OPTIMAL SAW FILTER DESIGN USING FIR DESIGN TECHNIQUE
    MORIMOTO, M
    KOBAYASHI, K
    HIBINO, M
    [J]. IEEE TRANSACTIONS ON SONICS AND ULTRASONICS, 1981, 28 (05): : 391 - 391
  • [42] A novel approach for optimal design of digital FIR filter using grasshopper optimization algorithm
    Yadav, Suman
    Yadav, Richa
    Kumar, Ashwni
    Kumar, Manjeet
    [J]. Kumar, Manjeet (manjeetchhillar@gmail.com), 1600, ISA - Instrumentation, Systems, and Automation Society (108): : 196 - 206
  • [43] A novel approach for optimal design of digital FIR filter using grasshopper optimization algorithm
    Yadav, Suman
    Yadav, Richa
    Kumar, Ashwni
    Kumar, Manjeet
    [J]. ISA TRANSACTIONS, 2021, 108 : 196 - 206
  • [44] High Throughput Pipelined Implementation Of Reconfigurable FIR Filter For SDR
    Gnanasekaran, M.
    Manikandan, M.
    [J]. 2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 362 - 364
  • [45] A Comb Filter Design Method Using Linear Phase FIR Filter
    Sugiura, Yosuke
    Kawamura, Arata
    Iiguni, Youji
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (08) : 1310 - 1316
  • [46] Computationally efficient direct multiplier-free minimum-phase FIR filter design
    Jovanovic-Dolecek, Gordana
    Fernandez-Vazquez, A.
    Alvarez, M. M.
    [J]. PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 43 - +
  • [47] A novel asynchronous control unit and the application to a pipelined multiplier
    Chiang, JS
    Liao, JY
    [J]. ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A169 - A172
  • [48] Low delay-High compact FIR filter using Reduced Wallace Multiplier
    Gnanasekaran, M.
    Manikandan, M.
    [J]. SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 400 - 404
  • [49] A SINGLE-CHIP PIPELINED 2-D FIR FILTER USING RESIDUE ARITHMETIC
    SHANBHAG, NR
    SIFERD, RE
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (05) : 796 - 805
  • [50] A novel design of sharp transition FIR filter for digital beamforming
    Gudino, Lucy J.
    Jagadeesha, S. N.
    Rodrigues, Joseph X.
    [J]. CSNDSP 08: PROCEEDINGS OF THE SIXTH INTERNATIONAL SYMPOSIUM ON COMMUNICATION SYSTEMS, NETWORKS AND DIGITAL SIGNAL PROCESSING, 2008, : 247 - +