Design of FIR Filter using Novel Pipelined Bypass Multiplier

被引:0
|
作者
Krishnamurthy, Saranya [1 ]
Kannan, Ramani [1 ]
Yahya, Erman Azwan [1 ]
Bingi, Kishore [1 ]
机构
[1] Univ Teknol PETRONAS, Dept Elect & Elect Engn, Seri Iskandar 32610, Perak, Malaysia
关键词
FIR filter; Bypass multiplier; Pipeline technique; Pulsed latches; Register; CLA; LOW-POWER;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The vigorous growth in portable multimedia devices and communication system has increased the demand for area and power efficient high-speed Digital Signal Processing (DSP) system. Usage of digital Finite Impulse Response (FIR) filter is one of the prime block in DSP. Digital multipliers and adders are the most critical arithmetic functional units in FIR filters and also decides the performance of whole system. This research proposes a novel pipelined architecture of high-speed bypass multiplier which utilizes the bypassing method to minimize the switching activities and incorporates novel pipelining technique for improving its performance. Low-power and area-efficient register using pulsed latches added instead of flip-flops in the novel pipelining technique. A comparison between various bypass multipliers with pipeline in terms of delay, power and area utilization were also done in this work. Carry-Look ahead Adder (CLA) is used for addition operation which uses fastest carry generation technique to increases speed by reducing the time required to fix carry bits in ripple carry adder. By employing the proposed novel pipelined high-speed bypass multiplier and carry-look ahead adder, a digital FIR filter with length of 8-tap and 16-tap has been designed which results in a delay reduction of 52% and 33.2% respectively over the conventional method. Similarly, the power consumption analysed for the 8-tap and 16-tap FIR Filter circuit and obtained power saving of 39.7% and 28.7% respectively with reduction in area of 12.1% and 20.4% respectively is better compared to the non-pipelined technique.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Power and delay efficient fir filter design using ESSA and VL-CSKA based booth multiplier
    Mandloi, Aditya
    Pawar, Santosh
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2021, 86
  • [32] Power and delay efficient fir filter design using ESSA and VL-CSKA based booth multiplier
    Mandloi, Aditya
    Pawar, Santosh
    [J]. Microprocessors and Microsystems, 2021, 86
  • [33] Pipelined Convolution using Vedic Multiplier
    Pranav, K.
    Pramod, P.
    [J]. PROCEEDINGS OF THE 2015 IEEE RECENT ADVANCES IN INTELLIGENT COMPUTATIONAL SYSTEMS (RAICS), 2015, : 33 - 38
  • [34] Design of FIR Filter Using FCSD Representation
    Goel, Neha
    Nandi, Ashutosh
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION TECHNOLOGY CICT 2015, 2015, : 617 - 620
  • [35] Design of FIR digital filter using CFNN
    He, ZH
    Qin, JM
    Yang, J
    Huang, JG
    [J]. ICEMI 2005: CONFERENCE PROCEEDINGS OF THE SEVENTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL 2, 2005, : 507 - 510
  • [36] FIR Filter Design using Wavelet Coefficients
    Pushpavathi, K. P.
    Kanmani, B.
    [J]. 2019 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET 2019): ADVANCING WIRELESS AND MOBILE COMMUNICATIONS TECHNOLOGIES FOR 2020 INFORMATION SOCIETY, 2019, : 410 - 415
  • [37] Design a FIR Filter Using Window Function
    Chen, Minge
    [J]. MECHATRONIC SYSTEMS AND AUTOMATION SYSTEMS, 2011, 65 : 435 - 438
  • [38] A NOVEL FIR FILTER DESIGN METHOD BASED ON WINDOWING
    SMITH, MJT
    [J]. 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 347 - 350
  • [39] Design of IIR filter using Wallace tree multiplier
    Malviya, Karishma
    Nandi, Ashutosh
    [J]. 2018 2ND INTERNATIONAL CONFERENCE ON POWER, ENERGY AND ENVIRONMENT: TOWARDS SMART TECHNOLOGY (ICEPE), 2018,
  • [40] Design of 2-dimensional linear phase perfect reconstruction FIR filter bank using Lagrange multiplier method
    Ikehara, M
    Inose, K
    [J]. 1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 1566 - 1569