A Hierarchical Layout Generation Method for Quantum Circuits

被引:0
|
作者
Moghadam, Mina Chookhachizadeh [1 ]
Mohammadzadeh, Naser [1 ]
Sedighi, Mehdi [1 ]
Zamani, Morteza Saheb [1 ]
机构
[1] Amirkabir Univ Technol, Dept Comp Engn & Informat Technol, Tehran, Iran
关键词
Quantum Circuits; Physical Design; Hierarchical Layout Generation; Ion Trap Technology; ARCHITECTURE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum circuit design flow consists of two main tasks: synthesis and physical design. Synthesis converts the design description into a technology-dependent netlist and then, physical design takes the fixed netlist, produces the layout, and schedules the netlist on the layout. Quantum physical design problem is intractable. This process can be divided into two main processes: scheduling and layout generation. Some heuristic techniques have been proposed for the layout generation. These techniques do not produce good layouts for large netlists in terms of latency. Focusing on this issue, in this paper, a hierarchical layout generation algorithm is proposed that generates better layouts in terms of latency. Ion trap is used as the underlying technology in this paper. Experimental results show that the proposed algorithm decreases the average latency of quantum circuits by about 22% for the attempted benchmarks.
引用
收藏
页码:51 / 57
页数:7
相关论文
共 50 条
  • [41] Process-Portable and Programmable Layout Generation of Digital Circuits in Advanced DRAM Technologies
    Yoon, Youngbog
    Han, Daeyong
    Chu, Shinho
    Lee, Sangho
    Han, Jaeduk
    Chun, Junhyun
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 721 - 722
  • [42] An Automated EM-Simulation Environment with Parameterized Layout Generation for Microwave Integrated Circuits
    Ryynanen, Kaisa
    Lahtinen, Veeti
    Porrasmaa, Santeri
    Stadius, Kari
    Kosunen, Marko
    Ryynanen, Jussi
    2023 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE, NORCAS, 2023,
  • [43] A new method of test generation for sequential circuits
    Hou, Yanli
    Zhao, Chunhui
    Liao, Yanping
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2181 - 2185
  • [44] A novel method of test generation for asynchronous circuits
    Vasudevan, Dilip P.
    IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 21 - 24
  • [45] COHO: Context-Sensitive City-Scale Hierarchical Urban Layout Generation
    He, Liu
    Aliagn, Daniel
    COMPUTER VISION - ECCV 2024, PT XIII, 2025, 15071 : 1 - 18
  • [46] An Irregularly Shaped Plane Layout Generation Method with Boundary Constraints
    Wang, Xiang
    Li, Lin
    He, Liang
    Liu, Xiaoping
    COMPUTER-AIDED DESIGN AND COMPUTER GRAPHICS, CAD/GRAPHICS 2023, 2024, 14250 : 75 - 89
  • [47] A generative adversarial active learning method for mechanical layout generation
    Kangjie Li
    Wenjing Ye
    Neural Computing and Applications, 2023, 35 : 19315 - 19335
  • [48] Shopfloor layout generation method based on large language models
    Hu, Yi
    Sun, Yicheng
    Wen, Xiaojian
    Wang, Sen
    Bao, Jinsong
    INTERNATIONAL JOURNAL OF COMPUTER INTEGRATED MANUFACTURING, 2025,
  • [49] A novel hierarchical test generation method for processors
    Tupuri, RS
    Abraham, JA
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 540 - 541
  • [50] A generative adversarial active learning method for mechanical layout generation
    Li, Kangjie
    Ye, Wenjing
    NEURAL COMPUTING & APPLICATIONS, 2023, 35 (26): : 19315 - 19335