A Hierarchical Layout Generation Method for Quantum Circuits

被引:0
|
作者
Moghadam, Mina Chookhachizadeh [1 ]
Mohammadzadeh, Naser [1 ]
Sedighi, Mehdi [1 ]
Zamani, Morteza Saheb [1 ]
机构
[1] Amirkabir Univ Technol, Dept Comp Engn & Informat Technol, Tehran, Iran
关键词
Quantum Circuits; Physical Design; Hierarchical Layout Generation; Ion Trap Technology; ARCHITECTURE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum circuit design flow consists of two main tasks: synthesis and physical design. Synthesis converts the design description into a technology-dependent netlist and then, physical design takes the fixed netlist, produces the layout, and schedules the netlist on the layout. Quantum physical design problem is intractable. This process can be divided into two main processes: scheduling and layout generation. Some heuristic techniques have been proposed for the layout generation. These techniques do not produce good layouts for large netlists in terms of latency. Focusing on this issue, in this paper, a hierarchical layout generation algorithm is proposed that generates better layouts in terms of latency. Ion trap is used as the underlying technology in this paper. Experimental results show that the proposed algorithm decreases the average latency of quantum circuits by about 22% for the attempted benchmarks.
引用
收藏
页码:51 / 57
页数:7
相关论文
共 50 条
  • [21] Comprehensive Generation of Hierarchical Placement Rules for Analog Integrated Circuits
    Eick, Michael
    Strasser, Martin
    Lu, Kun
    Schlichtmann, Ulf
    Graeb, Helmut E.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (02) : 180 - 193
  • [22] Hierarchical test generation using neural networks for digital circuits
    Pan, ZL
    PROCEEDINGS OF 2003 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS & SIGNAL PROCESSING, PROCEEDINGS, VOLS 1 AND 2, 2003, : 245 - 248
  • [23] Hierarchical test generation for combinational circuits with real defects coverage
    Cibáková, T
    Fischerová, M
    Gramatová, E
    Kuzmicz, W
    Pleskauz, WA
    Raik, J
    Ubar, R
    MICROELECTRONICS RELIABILITY, 2002, 42 (07) : 1141 - 1149
  • [24] A lower bound method for quantum circuits
    Bera, Debajyoti
    INFORMATION PROCESSING LETTERS, 2011, 111 (15) : 723 - 726
  • [25] A new transistor-level layout generation strategy for static CMOS circuits
    Lazzari, Cristiano
    Santos, Cristiano
    Reis, Ricardo
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 660 - 663
  • [26] Fast Layout Generation of RF Embedded Passive Circuits Using Mathematical Programming
    Pathak, Mohit
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (01): : 32 - 45
  • [27] QCA-LG:: A tool for the automatic layout generation of QCA combinational circuits
    Teodosio, Tiago
    Sousa, Leonel
    2007 NORCHIP, 2007, : 216 - 220
  • [28] HIERARCHICAL LAYOUT VERIFICATION
    WAGNER, TJ
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (01): : 31 - 37
  • [29] A hybrid element method for calculation of capacitances from the layout of integrated circuits
    Nowacka, EB
    Dewilde, P
    Smedes, T
    BOUNDARY ELEMENT TECHNOLOGY XI, 1996, : 415 - 424
  • [30] METHOD OF COMPUTER-AIDED LAYOUT DESIGN FOR INTEGRATED-CIRCUITS
    ABRAITIS, L
    BLONSKIS, J
    KUZMICZ, W
    JOURNAL OF DESIGN AUTOMATION & FAULT-TOLERANT COMPUTING, 1979, 3 (3-4): : 191 - 209