AC TDDB Analysis for Circuit-Level Gate Oxide Wearout Reliability Assessment

被引:0
|
作者
Kopley, T. E. [1 ]
O'Brien, K.
Chang, W. -C. [1 ]
机构
[1] ON Semicond, Sunnyvale, CA 94089 USA
关键词
BREAKDOWN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a framework for circuit-level and application-level gate oxide wearout analysis using a quasi-static AC Time-Dependent Dielectric Breakdown (TDDB) model. The method can assess the gate oxide wearout rate for analog circuit blocks operating in normal or extreme conditions in the field. It can also be used to assess gate-oxide wearout rates for discrete MOSFETs, IGBTs, or any other device with a gate oxide, operated in specific applications. The model has been implemented in Matlab and R as well as Cadence design tools, the latter to allow circuit designers to do quick reliability assessments on their designs. As part of this framework, we introduce gate oxide failure rate versus operating time plots, which offer a concise picture of the amount of failures expected in the field due to gate oxide wearout. This allows designers and product engineers to assess the reliability of a product in terms of ppm failure rates with time in operation.
引用
收藏
页码:73 / 76
页数:4
相关论文
共 50 条
  • [21] Nonequilibrium statistical theoretical analysis method of TDDB of gate oxide
    栅氧化层经时击穿的非平衡统计理论分析方法
    [J]. Hu, Hai-Yun (huhy@bit.edu.cn), 1600, Institute of Physics, Chinese Academy of Sciences (69):
  • [22] Gate oxide reliability assessment optimization
    Monsieur, F
    Vincent, E
    Roy, D
    Bruyère, S
    Pananakakis, G
    Ghibaudo, G
    [J]. MICROELECTRONICS RELIABILITY, 2002, 42 (9-11) : 1505 - 1508
  • [23] Foundations For Oxide Breakdown Compact Modeling Towards Circuit-Level Simulations
    Saliva, M.
    Cacho, F.
    Angot, D.
    Huard, V.
    Rafik, M.
    [J]. 2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [24] Simulated fault injection methodology for gate-level quantum circuit reliability assessment
    Udrescu, Mihai
    Prodan, Lucian
    Vladutiu, Mircea
    [J]. SIMULATION MODELLING PRACTICE AND THEORY, 2012, 23 : 60 - 70
  • [25] Application of circuit-level hot-carrier reliability simulation to memory design
    Lee, PM
    Seo, T
    Ise, K
    Hiraishi, A
    Nagashima, O
    Yoshida, S
    [J]. PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 27 - 30
  • [26] Application of circuit-level hot-carrier reliability simulation to memory design
    Lee, PM
    Seo, T
    Ise, K
    Hiraishi, A
    Nagashima, O
    Yoshida, S
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (04) : 595 - 601
  • [27] Aging-Aware Gate-Level Modeling for Circuit Reliability Analysis
    Zhang, Zuodong
    Wang, Runsheng
    Shen, Xuguang
    Wu, Dehuang
    Zhang, Jiayang
    Zhang, Zhe
    Wang, Joddy
    Huang, Ru
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4201 - 4207
  • [28] Gate and circuit level analysis of n-type SRAM reliability failures
    Symonds, K
    Wilson, J
    Lindo, P
    Bahrami, M
    [J]. MICROELECTRONICS AND RELIABILITY, 1997, 37 (10-11): : 1541 - 1544
  • [29] Implementation and Analysis of Probabilistic Methods for Gate-Level Circuit Reliability Estimation
    王真
    江建慧
    杨光
    [J]. Tsinghua Science and Technology, 2007, (S1) : 32 - 38
  • [30] AC TDDB Extensive Study for an Enlargement of Its Impact and Benefit on Circuit Lifetime Assessment
    Rafik, M.
    Nguyen, A. P.
    Garros, X.
    Arabi, M.
    Federspiel, X.
    Diouf, C.
    [J]. 2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,