Implementation and Analysis of Probabilistic Methods for Gate-Level Circuit Reliability Estimation

被引:2
|
作者
王真
江建慧
杨光
机构
[1] Shanghai 201804
[2] 201804.
[3] China
[4] Tongji University
[5] Department of Computer Science and Technology
[6] Key Laboratory of Embedded Systems and Service Computing Ministry of Education of Shanghai
基金
中国国家自然科学基金;
关键词
soft error; soft error rate; signal reliability; failure probability; reliability estimation;
D O I
暂无
中图分类号
TN791 [];
学科分类号
080902 ;
摘要
The development of VLSI technology results in the dramatically improvement of the performance of integrated circuits. However, it brings more challenges to the aspect of reliability. Integrated circuits become more susceptible to soft errors. Therefore, it is imperative to study the reliability of circuits under the soft error. This paper implements three probabilistic methods (two pass, error propagation probability, and probabilistic transfer matrix) for estimating gate-level circuit reliability on PC. The functions and performance of these methods are compared by experiments using ISCAS85 and 74-series circuits.
引用
收藏
页码:32 / 38
页数:7
相关论文
共 50 条
  • [1] Gate-Level Circuit Reliability Analysis: A Survey
    Xiao, Ran
    Chen, Chunhong
    [J]. VLSI DESIGN, 2014,
  • [2] An efficient reliability estimation method for gate-level circuit
    [J]. Cai, S. (csustcs4002@163.com), 1600, Science Press (35):
  • [3] Combine lower level factors in gate-level circuit reliability estimation model
    [J]. Wang, Z. (wangzhenqq@gmail.com), 1600, Binary Information Press (10):
  • [4] A fast model for analysis and improvement of gate-level circuit reliability
    Chen, Chunhong
    Xiao, Ran
    [J]. INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 107 - 115
  • [5] A Method of Gate-level Circuit Reliability Estimation Based on Iterative PTM Model
    Xiao, Jie
    Jiang, Jianhui
    Zhu, Xuguang
    Ouyang, Chengtian
    [J]. 2011 IEEE 17TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC), 2011, : 276 - 277
  • [6] Aging-Aware Gate-Level Modeling for Circuit Reliability Analysis
    Zhang, Zuodong
    Wang, Runsheng
    Shen, Xuguang
    Wu, Dehuang
    Zhang, Jiayang
    Zhang, Zhe
    Wang, Joddy
    Huang, Ru
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4201 - 4207
  • [7] Gate-level power estimation using tagged probabilistic simulation
    Ding, CS
    Tsui, CY
    Pedram, M
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (11) : 1099 - 1107
  • [8] Simulated fault injection methodology for gate-level quantum circuit reliability assessment
    Udrescu, Mihai
    Prodan, Lucian
    Vladutiu, Mircea
    [J]. SIMULATION MODELLING PRACTICE AND THEORY, 2012, 23 : 60 - 70
  • [9] Probabilistic Gate-level Power Estimation using a Novel Waveform Set Method
    Oskuii, Saeeid Tahmasbi
    Kjeldsberg, Per Gunnar
    Aas, Einar J.
    [J]. GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 37 - 42
  • [10] An Accurate Gate-level Stress Estimation for NBTI
    Han, Sangwoo
    Lee, Junho
    Kim, Byung-Su
    Kim, Juho
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (02) : 139 - 144