A fast model for analysis and improvement of gate-level circuit reliability

被引:12
|
作者
Chen, Chunhong [1 ]
Xiao, Ran [1 ]
机构
[1] Univ Windsor, Dept Elect & Comp Engn, Windsor, ON N9B 3P4, Canada
基金
加拿大自然科学与工程研究理事会; 欧洲研究理事会;
关键词
Equivalent reliability; Signal and reliability correlation; Reliability analysis and improvement;
D O I
10.1016/j.vlsi.2015.02.005
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability is becoming one of increasingly critical issues for design of modern integrated circuits, due to the continuous scaling of CMOS technology and emerging nano-scale devices. This paper presents a novel method for reliability analysis in combinational circuits with unreliable devices. By using the concept of equivalent reliability, the proposed method promises improvements over the state-of-the-art methods in terms of efficiency, while keeping a high level of accuracy, in estimating the circuit reliability. This efficiency is achieved due to the fact that this work utilizes input probabilities and gate reliabilities directly for reliability evaluation, instead of taking (or sampling) a huge number of input vectors as with most existing approaches. Simulation results on benchmark circuits show that our approach obtains a significant speedup over other existing methods, especially when the reliability evaluation is repetitively needed for a same circuit in order to provide the reliability improvement for reliability-driven design applications. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:107 / 115
页数:9
相关论文
共 50 条
  • [1] Gate-Level Circuit Reliability Analysis: A Survey
    Xiao, Ran
    Chen, Chunhong
    [J]. VLSI DESIGN, 2014,
  • [2] Combine lower level factors in gate-level circuit reliability estimation model
    [J]. Wang, Z. (wangzhenqq@gmail.com), 1600, Binary Information Press (10):
  • [3] Aging-Aware Gate-Level Modeling for Circuit Reliability Analysis
    Zhang, Zuodong
    Wang, Runsheng
    Shen, Xuguang
    Wu, Dehuang
    Zhang, Jiayang
    Zhang, Zhe
    Wang, Joddy
    Huang, Ru
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4201 - 4207
  • [4] Implementation and Analysis of Probabilistic Methods for Gate-Level Circuit Reliability Estimation
    王真
    江建慧
    杨光
    [J]. Tsinghua Science and Technology, 2007, (S1) : 32 - 38
  • [5] An efficient reliability estimation method for gate-level circuit
    [J]. Cai, S. (csustcs4002@163.com), 1600, Science Press (35):
  • [6] A Method of Gate-level Circuit Reliability Estimation Based on Iterative PTM Model
    Xiao, Jie
    Jiang, Jianhui
    Zhu, Xuguang
    Ouyang, Chengtian
    [J]. 2011 IEEE 17TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC), 2011, : 276 - 277
  • [7] Simulated fault injection methodology for gate-level quantum circuit reliability assessment
    Udrescu, Mihai
    Prodan, Lucian
    Vladutiu, Mircea
    [J]. SIMULATION MODELLING PRACTICE AND THEORY, 2012, 23 : 60 - 70
  • [8] Automatic Model Generation for Gate-Level Circuit PDES with Reverse Computation
    Gonsiorowski, Elsa
    Lapre, Justin M.
    Carothers, Christopher D.
    [J]. ACM TRANSACTIONS ON MODELING AND COMPUTER SIMULATION, 2017, 27 (02):
  • [9] Fast sequential circuit test generation using high-level and gate-level techniques
    Rudnick, EM
    Vietti, R
    Ellis, A
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 570 - 576
  • [10] TBNM - Transistor-level boundary model for fast gate-level noise analysis of macro blocks
    Zejda, Jindrich
    Ding, Li
    [J]. ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 147 - +