High Stable and Low Power 8T CNTFET SRAM Cell

被引:10
|
作者
Elangovan, M. [1 ]
Gunavathi, K. [2 ]
机构
[1] Govt Coll Engn, Dept Elect & Commun Engn, Krishnagiri, Tamil Nadu, India
[2] PSG Coll Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
SRAM; CNTFET; SNM; low power; process variation; DESIGN; ARRAY;
D O I
10.1142/S0218126620500802
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Designing of Complementary Metal Oxide Semiconductor (CMOS) technology based VLSI circuits in deep submicron range includes many challenges like tremendous increase of leakage power. Design is also easily affected by process variation. The Carbon NanoTube Field Effect Transistor (CNTFET) is an alternative for Metal Oxide Semiconductor Field Effect Transistor (MOSFET) for nanoscale range VLSI circuits design. CNTFET offers best performance than MOSFET. It has high stability and consumes least power. Static Random Access Memory (SRAM) cells play a vital role in cache memory in most of the electronic circuits. In this paper, we have proposed a high stable and low power CNTFET based 8Transistor (8T) SRAM cell. The performance of proposed 8T SRAM cells for nominal chiral value (all CNTFET with m = 19, n = 0) and Dual chiral value (NCNTFET with m = 19, n = 0 and PCNTFETm = 16, n = 0) is compared with that of conventional 6T and 8T cells. From the simulation results, it is noted that the proposed structure consumes less power than conventional 6T and 8T cells during read/write operations and gives higher stability during write and hold modes. It consumes higher power than conventional 6T and 8T cells during hold mode and provides lower stability in read mode due to direct contact of bit lines with storage nodes. A comparative analysis of proposed and conventional 8T MOSFET SRAM has been done and the SRAM parameters are tabulated. The simulation is carried out using Stanford University 32 nm CNTFET model in HSPICE simulation tool.
引用
收藏
页数:18
相关论文
共 50 条
  • [21] Single Ended Read Decoupled High Stable 9T CNTFET SRAM for Low Power Applications
    Elangovan, M.
    Akash, E.
    El-Meligy, Mohammed
    Sharaf, Mohamed
    [J]. International Journal of Numerical Modelling: Electronic Networks, Devices and Fields, 2024, 37 (06)
  • [22] A Novel 8T SRAM with Minimized Power and Delay
    Naik, Sthrigdhara
    Kuwelkar, Sonia
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1498 - 1501
  • [23] Performance Analysis of 8T FinFET SRAM Bit-Cell for Low-power Applications
    Birla, Shilpi
    Shukla, Neeraj K.
    Singh, Neha
    Raja, Ram Kumar
    [J]. PROCEEDINGS OF THE 2020 5TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND SECURITY (ICCCS-2020), 2020,
  • [24] CNTFET Modeling and Low Power SRAM Cell Design
    Singh, Amandeep
    Khosla, Mamta
    Raj, Balwinder
    [J]. 2016 IEEE 5TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS, 2016,
  • [25] Leakage Power Attack-Resilient Symmetrical 8T SRAM Cell
    Giterman, Robert
    Vicentowski, Maoz
    Levi, Itamar
    Weizman, Yoav
    Keren, Osnat
    Fish, Alexander
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 2180 - 2184
  • [26] Variation Tolerant Differential 8T SRAM Cell for Ultralow Power Applications
    Pal, Soumitra
    Islam, Aminul
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (04) : 549 - 558
  • [27] Ultra-Low Power High Stability 8T SRAM for Application in Object Tracking System
    Singh, Pooran
    Vishvakarma, Santosh Kumar
    [J]. IEEE ACCESS, 2018, 6 : 2279 - 2290
  • [28] A novel 8T SRAM with improved cell density
    Reddy, B. Naresh Kumar
    Ramalingaswamy, Ch.
    Nagulapalli, R.
    Ramesh, Dharavath
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 98 (02) : 357 - 366
  • [29] A Novel 8T SRAM Cell with Low Swing Voltage for Portable Devices
    Upadhyay, P.
    Sen Sharma, Jeet
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2018 15TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2018, : 676 - 679
  • [30] A novel 8T SRAM with improved cell density
    B. Naresh Kumar Reddy
    Ch. Ramalingaswamy
    R. Nagulapalli
    Dharavath Ramesh
    [J]. Analog Integrated Circuits and Signal Processing, 2019, 98 : 357 - 366