Low-Power Clock Tree Design for Pre-Bond Testing of 3-D Stacked ICs

被引:25
|
作者
Zhao, Xin [1 ]
Lewis, Dean L. [1 ]
Lee, Hsien-Hsin S. [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
3-D stacked ICs; clock routing; low-power design; pre-bond test; through-silicon-via (TSV); SLEW RATE; OPTIMIZATION; SKEW;
D O I
10.1109/TCAD.2010.2098130
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Pre-bond testing of 3-D stacked integrated circuits (ICs) involves testing each individual die before bonding. The overall yield of 3-D ICs improves with pre-bond testability because manufacturers can avoid stacking defective dies with good ones. However, pre-bond testability presents unique challenges to 3-D clock tree design. First, each die needs a complete 2-D clock tree to enable pre-bond test. Second, the entire 3-D stack needs a complete 3-D clock tree for post-bond test and operation. In the case of a two-die stack, a straightforward solution is to have two complete 2-D clock trees connected with a single through-silicon-via (TSV). We show that this solution suffers from long wirelength (WL) and high clock power consumption. Our algorithm improves on this solution, minimizes the overall WL and clock power consumption, and provides both pre-bond testability and post-bond operability with minimum skew and constrained slew. Compared with the single-TSV solution, SPICE simulation results show that our multi-TSV approach significantly reduces the clock power by up to 15.9% for two-die and 29.7% for four-die stacks. In addition, the WL is reduced by up to 24.4% and 42.0%.
引用
收藏
页码:732 / 745
页数:14
相关论文
共 50 条
  • [21] A TDR-Based Method for Pre-bond Testing of the Silicon Interposer in 2.5D ICs
    Deng, Libao
    Sun, Ning
    Fu, Ning
    Qiao, Liyan
    [J]. 2019 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2019, : 1307 - 1312
  • [22] Evaluation of Energy-Recovering Interconnects for Low-Power 3D Stacked ICs
    Asimakopoulos, P.
    Van der Plas, G.
    Yakovlev, A.
    Marchal, P.
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 110 - +
  • [23] Low-Cost Testing of TSVs in 3D Stacks with Pre-bond Testable Dies
    Wang, Sying-Jyan
    Chen, Yu-Siao
    Li, Katherine Shu-Min
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [24] Impact of Mid-Bond Testing in 3D Stacked ICs
    Taouil, Mottaqiallah
    Hamdioui, Said
    Marinissen, Erik Jan
    Bhawmik, Sudipta
    [J]. PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 178 - 183
  • [25] Low-Cost Testing of TSVs in 3D Stacks with Pre-bond Testable Dies
    Wang, Sying-Jyan
    Chen, Yu-Siao
    Li, Katherine Shu-Min
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [26] Development of a Chip Prober for Pre-Bond Testing of a 3D-IC
    Watanabe, Naoya
    Suzuki, Motohiro
    Aoyagi, Masahiro
    Eto, Michiyuki
    Kawano, Kenji
    [J]. 2013 IEEE 3RD CPMT SYMPOSIUM JAPAN (ICSJ 2013), 2013,
  • [27] Low-Power and Reliable Clock Network Design for Through-Silicon Via (TSV) Based 3D ICs
    Zhao, Xin
    Minz, Jacob
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (02): : 247 - 259
  • [28] Vernier ring based pre-bond through silicon vias test in 3D ICs
    Ni, Tianming
    Nie, Mu
    Liang, Huaguo
    Bian, Jingchang
    Xu, Xiumin
    Fang, Xiangsheng
    Huang, Zhengfeng
    Wen, Xiaoqing
    [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (18):
  • [29] Faulty TSVs Identification in 3D IC Using Pre-bond Testing
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    [J]. VLSI DESIGN AND TEST, 2017, 711 : 805 - 812
  • [30] Optimization Methods for Post-Bond Testing of 3D Stacked ICs
    Brandon Noia
    Krishnendu Chakrabarty
    Erik Jan Marinissen
    [J]. Journal of Electronic Testing, 2012, 28 : 103 - 120