Vernier ring based pre-bond through silicon vias test in 3D ICs

被引:6
|
作者
Ni, Tianming [1 ]
Nie, Mu [2 ]
Liang, Huaguo [1 ,2 ]
Bian, Jingchang [1 ]
Xu, Xiumin [1 ]
Fang, Xiangsheng [2 ,3 ]
Huang, Zhengfeng [1 ]
Wen, Xiaoqing [4 ]
机构
[1] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei, Anhui, Peoples R China
[2] Hefei Univ Technol, Sch Comp & Informat, Hefei, Anhui, Peoples R China
[3] Anhui Inst Econ Management, Dept Informat Project, Hefei 230051, Anhui, Peoples R China
[4] Kyushu Inst Technol, Dept Creat Informat, Fukuoka 8208502, Japan
来源
IEICE ELECTRONICS EXPRESS | 2017年 / 14卷 / 18期
关键词
3D IC; TSV; pre-bond; testing; time interval; digital code; TSVS;
D O I
10.1587/elex.14.20170590
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Defects in TSV will lead to variations in the propagation delay of the net connected to the faulty TSV. A non-invasive Vernier Ring based method for TSV pre-bond testing is proposed to detect resistive open and leakage faults. TSVs are used as capacitive loads of their driving gates, then time interval compared with the fault-free TSVs will be detected. The time interval can be detected with picosecond level resolution, and digitized into a digital code to compare with an expected value of fault-free. Experiments on fault detection are presented through HSPICE simulations using realistic models for a 45 nm CMOS technology. The results show the effectiveness in the detection of time interval 10 ps, resistive open defects 0.2 k Omega above and equivalent leakage resistance less than 18 M Omega. Compared with existing methods, detection precision, area overhead, and test time are effectively improved, furthermore, the fault degree can be digitalized into digital code.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] Pulse Shrinkage Based Pre-bond Through Silicon Vias Test in 3D IC
    Chang Hao
    Liang Huaguo
    [J]. 2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [2] Pre-Bond Probing of Through-Silicon Vias in 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 547 - 558
  • [3] Test Cost Optimization Technique for the Pre-Bond Test of 3D ICs
    Chen, Yong-Xiao
    Huang, Yu-Jen
    Li, Jin-Fu
    [J]. 2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 102 - 107
  • [4] Pre-Bond Probing of TSVs in 3D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    [J]. 2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [5] A Scan-Based Pre-Bond Test of Through-Silicon Vias with Open and Short Defects
    Dai, Li
    Yu, Ningmei
    Yang, Yuan
    Wang, Cailin
    Xi, Xiaoli
    [J]. 2017 INTERNATIONAL CONFERENCE ON ELECTROMAGNETICS IN ADVANCED APPLICATIONS (ICEAA), 2017, : 1037 - 1040
  • [6] Identification of Defective TSVs in Pre-Bond Testing of 3D ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    [J]. 2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 187 - 194
  • [7] Scan Chain and Power Delivery Network Synthesis for Pre-Bond Test of 3D ICs
    Panth, Shreepad
    Lim, Sung Kyu
    [J]. 2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 26 - 31
  • [8] A 3D IC BIST for pre-bond test of TSVs using Ring Oscillators
    Fkih, Yassine
    Vivet, Pascal
    Rouzeyre, Bruno
    Flottes, Marie-Lise
    Di Natale, Giorgio
    [J]. 2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [9] Pre-Bond Testing of the Silicon Interposer in 2.5D ICs
    Wang, Ran
    Li, Zipeng
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 978 - 983
  • [10] Voltage Skew-Based Test Technique for Pre-Bond TSVs in 3-D ICs
    Liu, Jun
    Chen, Zhi
    Chen, Tian
    Wu, Xi
    Liang, Huaguo
    Yuan, Xiaohui
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (08) : 3930 - 3934