An efficient rectilinear Steiner tree algorithm for VLSI global routing

被引:0
|
作者
Areibi, S [1 ]
Xie, M [1 ]
Vannelli, A [1 ]
机构
[1] Univ Guelph, Sch Engn, Guelph, ON N1G 2W1, Canada
关键词
global routing; Steiner trees; VLSI circuit layout;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As we move to deep sub-micron designs below 0.18 microns, the delay of a circuit, as well as power dissipation and area, is dominated by interconnections between logical elements (i.e. transistors)[1]. The focus of this paper is on the global routine, problem. Both global and channel routing are NP-hard[2]; therefore, all existing solution methodologies are heuristics. The main aim is to develop an efficient K Rectilinear Steiner Trees (K-RST) algorithm. A k-RST routine is developed to generate a set of rectilinear Steiner trees for each net. The K-RST uses local tree segment transformations to ensure that there is no duplication of routing trees for a net. The shortest tree for a net is in general 11 % shorter than that of the minimal spanning tree, which leads to area savings.
引用
收藏
页码:1067 / 1072
页数:4
相关论文
共 50 条
  • [41] An Efficient Approximation Algorithm for the Steiner Tree Problem
    Chen, Chi-Yeh
    Hsieh, Sun-Yuan
    COMPLEXITY AND APPROXIMATION: IN MEMORY OF KER-I KO, 2020, 12000 : 238 - 251
  • [42] An Efficient Approximation Algorithm for the Steiner Tree Problem
    Chen, Chi-Yeh
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND SYSTEMS (ICISS 2019), 2019, : 179 - 184
  • [43] NEW ALGORITHMS FOR THE RECTILINEAR STEINER TREE PROBLEM
    HO, JM
    VIJAYAN, G
    WONG, CK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (02) : 185 - 193
  • [44] Genetic algorithm for the rectilinear steiner problem
    Julstrom, Bryant A.
    Australian Electronics Engineering, 1994, 27 (02):
  • [45] SAT based rectilinear steiner tree construction
    Kundu, Sudeshna
    Roy, Suchismita
    Mukherjee, Shyamapada
    PROCEEDINGS OF THE 2016 2ND INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT), 2016, : 623 - 627
  • [46] A NEW APPROACH TO THE RECTILINEAR STEINER TREE PROBLEM
    HO, JM
    VIJAYAN, G
    WONG, CK
    26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 161 - 166
  • [47] Rectilinear Steiner minimal tree among obstacles
    Yang, Y
    Zhu, Q
    Jing, T
    Hong, XL
    Wang, Y
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 348 - 351
  • [48] Steiner tree construction based on congestion for the global routing problem
    Behjat, L
    Vannelli, A
    3RD IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2003, : 28 - 31
  • [49] A PSO-based timing-driven Octilinear Steiner tree algorithm for VLSI routing considering bend reduction
    Liu, Genggeng
    Guo, Wenzhong
    Niu, Yuzhen
    Chen, Guolong
    Huang, Xing
    SOFT COMPUTING, 2015, 19 (05) : 1153 - 1169
  • [50] A PSO-based timing-driven Octilinear Steiner tree algorithm for VLSI routing considering bend reduction
    Genggeng Liu
    Wenzhong Guo
    Yuzhen Niu
    Guolong Chen
    Xing Huang
    Soft Computing, 2015, 19 : 1153 - 1169