An efficient rectilinear Steiner tree algorithm for VLSI global routing

被引:0
|
作者
Areibi, S [1 ]
Xie, M [1 ]
Vannelli, A [1 ]
机构
[1] Univ Guelph, Sch Engn, Guelph, ON N1G 2W1, Canada
关键词
global routing; Steiner trees; VLSI circuit layout;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As we move to deep sub-micron designs below 0.18 microns, the delay of a circuit, as well as power dissipation and area, is dominated by interconnections between logical elements (i.e. transistors)[1]. The focus of this paper is on the global routine, problem. Both global and channel routing are NP-hard[2]; therefore, all existing solution methodologies are heuristics. The main aim is to develop an efficient K Rectilinear Steiner Trees (K-RST) algorithm. A k-RST routine is developed to generate a set of rectilinear Steiner trees for each net. The K-RST uses local tree segment transformations to ensure that there is no duplication of routing trees for a net. The shortest tree for a net is in general 11 % shorter than that of the minimal spanning tree, which leads to area savings.
引用
收藏
页码:1067 / 1072
页数:4
相关论文
共 50 条
  • [31] ACO-Steiner: Ant Colony Optimization Based Rectilinear Steiner Minimal Tree Algorithm
    Yu Hu
    Tong Jing
    Zhe Feng
    Xian-Long Hong
    Xiao-Dong Hu
    Gui-Ying Yan
    Journal of Computer Science and Technology, 2006, 21 : 147 - 152
  • [32] Efficient obstacle-avoiding rectilinear Steiner tree construction algorithms
    Institute of Electronic Engineering, Chung Yuan Christian University, Chung-Li, Taiwan
    不详
    不详
    WSEAS Trans. Circuits Syst., 2006, 12 (1775-1782):
  • [33] Obstacle-Avoiding Rectilinear Steiner Tree Construction: A Steiner-Point-Based Algorithm
    Liu, Chih-Hung
    Kuo, Sy-Yen
    Lee, D. T.
    Lin, Chun-Syun
    Weng, Jung-Hung
    Yuan, Shih-Yi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (07) : 1050 - 1060
  • [34] An efficient graph-based Steiner tree heuristic for the global routing of macro cells
    Grewal, G.
    Xu, M.
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2006, 31 (04): : 211 - 219
  • [35] ACO-Steiner: Ant colony optimization based rectilinear Steiner minimal tree algorithm
    Hu, Y
    Jing, T
    Feng, Z
    Hong, XL
    Hu, XD
    Yan, GY
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2006, 21 (01) : 147 - 152
  • [36] Rectilinear full Steiner tree generation
    Zachariasen, M
    NETWORKS, 1999, 33 (02) : 125 - 143
  • [37] REDUCTIONS FOR THE RECTILINEAR STEINER TREE PROBLEM
    WINTER, P
    NETWORKS, 1995, 26 (04) : 187 - 198
  • [38] Rectilinear group Steiner trees and applications in VLSI design
    Martin Zachariasen
    André Rohe
    Mathematical Programming, 2003, 94 : 407 - 433
  • [39] Rectilinear group Steiner trees and applications in VLSI design
    Zachariasen, M
    Rohe, A
    MATHEMATICAL PROGRAMMING, 2003, 94 (2-3) : 407 - 433
  • [40] Augmented Line Segment Based Algorithm for Constructing Rectilinear Steiner Minimum Tree
    Vani, V.
    Prasad, G. R.
    PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES), 2016, : 749 - 753