An efficient rectilinear Steiner tree algorithm for VLSI global routing

被引:0
|
作者
Areibi, S [1 ]
Xie, M [1 ]
Vannelli, A [1 ]
机构
[1] Univ Guelph, Sch Engn, Guelph, ON N1G 2W1, Canada
关键词
global routing; Steiner trees; VLSI circuit layout;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As we move to deep sub-micron designs below 0.18 microns, the delay of a circuit, as well as power dissipation and area, is dominated by interconnections between logical elements (i.e. transistors)[1]. The focus of this paper is on the global routine, problem. Both global and channel routing are NP-hard[2]; therefore, all existing solution methodologies are heuristics. The main aim is to develop an efficient K Rectilinear Steiner Trees (K-RST) algorithm. A k-RST routine is developed to generate a set of rectilinear Steiner trees for each net. The K-RST uses local tree segment transformations to ensure that there is no duplication of routing trees for a net. The shortest tree for a net is in general 11 % shorter than that of the minimal spanning tree, which leads to area savings.
引用
收藏
页码:1067 / 1072
页数:4
相关论文
共 50 条
  • [1] A Survey on Steiner Tree Construction and Global Routing for VLSI Design
    Tang, Hao
    Liu, Genggeng
    Chen, Xiaohua
    Xiong, Naixue
    IEEE ACCESS, 2020, 8 : 68593 - 68622
  • [2] DPSO Based Octagonal Steiner Tree Algorithm for VLSI Routing
    Liu, Genggeng
    Chen, Guolong
    Guo, Wenzhong
    2012 IEEE FIFTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTATIONAL INTELLIGENCE (ICACI), 2012, : 383 - 387
  • [3] AN EFFICIENT APPROXIMATION ALGORITHM FOR THE STEINER TREE PROBLEM IN RECTILINEAR GRAPHS
    SAKAI, K
    TSUJI, K
    MATSUMOTO, T
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 339 - 342
  • [4] Efficient Rectilinear Steiner Tree construction with Rectilinear Blockages
    Shen, Z
    Chu, CCN
    Li, YM
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 38 - 44
  • [5] An efficient hierarchical timing-driven steiner tree algorithm for global routing
    Xu, JY
    Hong, XL
    Jing, T
    Cai, Y
    Gu, J
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 473 - 478
  • [6] An efficient hierarchical timing-driven Steiner tree algorithm for global routing
    Xu, JY
    Hong, XL
    Jing, T
    Cai, Y
    Gu, J
    INTEGRATION-THE VLSI JOURNAL, 2003, 35 (02) : 69 - 84
  • [7] A genetic algorithm for the rectilinear steiner tree in 3-D VLSI layout design
    Kanemoto, Y
    Sugawara, R
    Ohmura, M
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 465 - 468
  • [8] An Efficient Rectilinear and Octilinear Steiner Minimal Tree Algorithm for Multidimensional Environments
    Lee, Ming Che
    Jan, Gene Eu
    Luo, Chung Chin
    IEEE ACCESS, 2020, 8 : 48141 - 48150
  • [9] RSR: A new Rectilinear Steiner Minimum Tree approximation for FPGA placement and global routing
    de Vicente, J
    Lanchares, J
    Hermida, R
    24TH EUROMICRO CONFERENCE - PROCEEDING, VOLS 1 AND 2, 1998, : 192 - 195
  • [10] An evolution algorithm for the rectilinear Steiner tree problem
    Yang, B
    COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2005, VOL 4, PROCEEDINGS, 2005, 3483 : 241 - 249